Features * High Performance, Low Power AVR(R) 8-Bit Microcontroller * Advanced RISC Architecture * * * * * * * - 123 Powerful Instructions - Most Single Clock Cycle Execution - 32 x 8 General Purpose Working Registers - Fully Static Operation Non-volatile Program and Data Memories - 2/4/8K Byte of In-System Programmable Program Memory Flash (ATtiny261/461/861) Endurance: 10,000 Write/Erase Cycles - 128/256/512 Bytes In-System Programmable EEPROM (ATtiny261/461/861) Endurance: 100,000 Write/Erase Cycles - 128/256/512 Bytes Internal SRAM (ATtiny261/461/861) - Programming Lock for Self-Programming Flash Program and EEPROM Data Security Peripheral Features - 8/16-bit Timer/Counter with Prescaler - 8/10-bit High Speed Timer/Counter with Separate Prescaler 3 High Frequency PWM Outputs with Separate Output Compare Registers Programmable Dead Time Generator - Universal Serial Interface with Start Condition Detector - 10-bit ADC 11 Single Ended Channels 16 Differential ADC Channel Pairs 15 Differential ADC Channel Pairs with Programmable Gain (1x, 8x, 20x, 32x) - Programmable Watchdog Timer with Separate On-chip Oscillator - On-chip Analog Comparator Special Microcontroller Features - debugWIRE On-chip Debug System - In-System Programmable via SPI Port - External and Internal Interrupt Sources - Low Power Idle, ADC Noise Reduction, and Power-down Modes - Enhanced Power-on Reset Circuit - Programmable Brown-out Detection Circuit - Internal Calibrated Oscillator I/O and Packages - 16 Programmable I/O Lines - 20-pin SOIC, 32-pad MLF and 20-lead TSSOP Operating Voltage: - 2.7 - 5.5V for ATtiny261/461/861 Speed Grade: - ATtiny261/461/861: 0 - 8MHz at 2.7 - 5.5V, 0 - 16MHz at 4.5 - 5.5V - Operating temperature: Automotive (-40C to +125C) Low Power Consumption - Active Mode ATD On: 1MHz, 2.7V, 25C: 300A - Power-down Mode no Watchdog: 2.7V, 25C: 0.12A 8-bit Microcontroller with 2/4/8K Bytes In-System Programmable Flash ATtiny261 ATtiny461 ATtiny861 Automotive 7753F-AVR-01/11 1. Pin Configurations Figure 1-1. Pinout ATtiny261/461/861 PA1 (ADC1/DO/PCINT1) PA2 (ADC2/INT1/USCK/SCL/PCINT2) 18 17 16 15 PA3 (AREF/PCINT3) (OC1B/PCINT11)PB3 2 14 AGND VCC 3 13 AVCC GND 4 12 PA4 (ADC3/ICP0/PCINT4) 5 11 PA5 (ADC4/AIN2/PCINT5) 24 23 22 21 20 19 18 17 6 7 8 9 10 (ADC6/AIN1/PCINT7) PA7 (ADC5/AIN0/PCINT6) PA6 QFN/MLF (ADC10/RESET/PCINT15) PB7 PB2 (SCK/USCK/SCL/OC1B/PCINT10) PB1 (MISO/DO/OC1A/PCINT9) PB0 (MOSI/DI/SDA/OC1A/PCINT8) NC NC NC PA0 (ADC0/DI/SDA/PCINT0) PA1 (ADC1/DO/PCINT1) 32 31 30 29 28 27 26 25 QFN/MLF 19 1 NC PA2 (ADC2/INT1/USCK/SCL/PCINT2) PA3 (AREF/PCINT3) AGND NC NC AVCC PA4 (ADC3/ICP0/PCINT4) NC (ADC9/INT0/T0/PCINT14) PB6 (ADC10/RESET/PCINT15) PB7 NC (ADC6/AIN1/PCINT7) PA7 (ADC5/AIN0/PCINT6) PA6 (ADC4/AIN2/PCINT5) PA5 NC 9 10 11 12 13 14 15 16 1 2 3 4 5 6 7 8 20 (SCK/USCK/SCL/OC1B/PCINT10) PB2 (ADC7/OC1D/CLKI/XTAL1/PCINT12) PB4 NC (OC1B/PCINT11) PB3 NC VCC GND NC (ADC7/OC1D/CLKI/XTAL1/PCINT12) PB4 (ADC8/OC1D/CLKO/XTAL2/PCINT13) PB5 PA0 (ADC0/DI/SDA/PCINT0) PA0 (ADC0/DI/SDA/PCINT0) PA1 (ADC1/DO/PCINT1) PA2 (ADC2/INT1/USCK/SCL/PCINT2) PA3 (AREF/PCINT3) AGND AVCC PA4 (ADC3/ICP0/PCINT4) PA5 (ADC4/AIN2/PCINT5) PA6 (ADC5/AIN0/PCINT6) PA7 (ADC6/AIN1/PCINT7) PB0 (MOSI/DI/SDA/OC1A/PCINT8) 20 19 18 17 16 15 14 13 12 11 (ADC9/INT0/T0/PCINT14) PB6 1 2 3 4 5 6 7 8 9 10 (ADC8/OC1D/CLKO/XTAL2/PCINT13) PB5 (MOSI/DI/SDA/OC1A/PCINT8) PB0 (MISO/DO/OC1A/PCINT9) PB1 (SCK/USCK/SCL/OC1B/PCINT10) PB2 (OC1B/PCINT11) PB3 VCC GND (ADC7/OC1D/CLKI/XTAL1/PCINT12) PB4 (ADC8/OC1D/CLKO/XTAL2/PCINT13) PB5 (ADC9/INT0/T0/PCINT14) PB6 (ADC10/RESET/PCINT15) PB7 PB1 (MISO/DO/OC1A/PCINT9) SOIC Note: 2 The large center pad underneath the QFN/MLF package should be soldered to ground on the board to ensure good mechanical stability. ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 1.1 Disclaimer Typical values contained in this data sheet are based on simulations and characterization of other AVR microcontrollers manufactured on the same process technology. Min and Max values will be available after the device is characterized. 1.2 Automotive Quality Grade The ATtiny261/461/861 have been developed and manufactured according to the most stringent requirements of the international standard ISO-TS 16949. This data sheet contains limit values extracted from the results of extensive characterization (Temperature and Voltage). The quality and reliability of the ATtiny261/461/861 have been verified during regular product qualification as per AEC-Q100 grade 1. As indicated in the ordering information paragraph, the product is available in only one temperature grade, Table 1-1. Table 1-1. Temperature Grade Identification for Automotive Products Temperature Temperature Identifier -40; +125 Z Comments Full Automotive Temperature Range 3 7753F-AVR-01/11 2. Overview The ATtiny261/461/861 is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the ATtiny261/461/861 achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed. 2.1 Block Diagram Figure 2-1. Block Diagram GND Watchdog Timer Watchdog Oscillator Oscillator Circuits/ Clock Generation VCC Power Supervision POR/ BOD and RESET debugWIRE Flash SRAM Program Logic AVR CPU EEPROM AVCC GND DATA BUS AREF Timer/ Counter 0 Timer/ Counter 1 A/D Conv. USI Analog Comp. Internal Bandgap 3 PORT B (8) 11 PORT A (8) RESET XTAL[1..2] PB[0..7] 4 PA[0..7] ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers. The ATtiny261/461/861 provides the following features: 2/4/8K byte of In-System Programmable Flash, 128/256/512 bytes EEPROM, 128/256/512 bytes SRAM, 6 general purpose I/O lines, 32 general purpose working registers, one 8-bit Timer/Counter with compare modes, one 8-bit high speed Timer/Counter, Universal Serial Interface, Internal and External Interrupts, a 4-channel, 10-bit ADC, a programmable Watchdog Timer with internal Oscillator, and three software selectable power saving modes. The Idle mode stops the CPU while allowing the SRAM, Timer/Counter, ADC, Analog Comparator, and Interrupt system to continue functioning. The Power-down mode saves the register contents, disabling all chip functions until the next Interrupt or Hardware Reset. The ADC Noise Reduction mode stops the CPU and all I/O modules except ADC, to minimize switching noise during ADC conversions. The device is manufactured using Atmel(R)'s high density non-volatile memory technology. The On-chip ISP Flash allows the Program memory to be re-programmed In-System through an SPI serial interface, by a conventional non-volatile memory programmer or by an On-chip boot code running on the AVR core. The ATtiny261/461/861 AVR is supported with a full suite of program and system development tools including: C Compilers, Macro Assemblers, Program Debugger/Simulators, In-Circuit Emulators, and Evaluation kits. 2.2 2.2.1 Pin Descriptions VCC Supply voltage. 2.2.2 GND Ground. 2.2.3 AVCC Analog supply voltage. 2.2.4 AGND Analog ground. 2.2.5 Port A (PA7..PA0) Port A is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port A output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port A pins that are externally pulled low will source current if the pull-up resistors are activated. The Port A pins are tri-stated when a reset condition becomes active, even if the clock is not running. Port A also serves the functions of various special features of the ATtiny261/461/861 as listed on page 66. 5 7753F-AVR-01/11 2.2.6 Port B (PB7..PB0) Port B is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port B output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not running. Port B also serves the functions of various special features of the ATtiny261/461/861 as listed on page 63. 2.2.7 RESET Reset input. A low level on this pin for longer than the minimum pulse length will generate a reset, even if the clock is not running. The minimum pulse length is given in Table 23-3 on page 191. Shorter pulses are not guaranteed to generate a reset. 6 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 3. Resources A comprehensive set of development tools, application notes and datasheets are available for download on http://www.atmel.com/avr. 7 7753F-AVR-01/11 4. About Code Examples This documentation contains simple code examples that briefly show how to use various parts of the device. These code examples assume that the part specific header file is included before compilation. Be aware that not all C compiler vendors include bit definitions in the header files and interrupt handling in C is compiler dependent. Please confirm with the C compiler documentation for more details. 8 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 5. AVR CPU Core 5.1 Overview This section discusses the AVR core architecture in general. The main function of the CPU core is to ensure correct program execution. The CPU must therefore be able to access memories, perform calculations, control peripherals, and handle interrupts. Figure 5-1. Block Diagram of the AVR Architecture Data Bus 8-bit Flash Program Memory Program Counter Status and Control 32 x 8 General Purpose Registers Control Lines Indirect Addressing Instruction Decoder Direct Addressing Instruction Register Interrupt Unit Watchdog Timer ALU Analog Comparator I/O Module 1 Data SRAM I/O Module 2 I/O Module n EEPROM I/O Lines In order to maximize performance and parallelism, the AVR uses a Harvard architecture - with separate memories and buses for program and data. Instructions in the Program memory are executed with a single level pipelining. While one instruction is being executed, the next instruction is pre-fetched from the Program memory. This concept enables instructions to be executed in every clock cycle. The Program memory is In-System Reprogrammable Flash memory. 9 7753F-AVR-01/11 The fast-access Register File contains 32 x 8-bit general purpose working registers with a single clock cycle access time. This allows single-cycle Arithmetic Logic Unit (ALU) operation. In a typical ALU operation, two operands are output from the Register File, the operation is executed, and the result is stored back in the Register File - in one clock cycle. Six of the 32 registers can be used as three 16-bit indirect address register pointers for Data Space addressing - enabling efficient address calculations. One of the these address pointers can also be used as an address pointer for look up tables in Flash Program memory. These added function registers are the 16-bit X-, Y-, and Z-register, described later in this section. The ALU supports arithmetic and logic operations between registers or between a constant and a register. Single register operations can also be executed in the ALU. After an arithmetic operation, the Status Register is updated to reflect information about the result of the operation. Program flow is provided by conditional and unconditional jump and call instructions, able to directly address the whole address space. Most AVR instructions have a single 16-bit word format. Most AVR instructions are 16-bit wide. There are also 32-bit instructions. During interrupts and subroutine calls, the return address Program Counter (PC) is stored on the Stack. The Stack is effectively allocated in the general data SRAM, and consequently the Stack size is only limited by the total SRAM size and the usage of the SRAM. All user programs must initialize the SP in the Reset routine (before subroutines or interrupts are executed). The Stack Pointer (SP) is read/write accessible in the I/O space. The data SRAM can easily be accessed through the five different addressing modes supported in the AVR architecture. The memory spaces in the AVR architecture are all linear and regular memory maps. A flexible interrupt module has its control registers in the I/O space with an additional Global Interrupt Enable bit in the Status Register. All interrupts have a separate Interrupt Vector in the Interrupt Vector table. The interrupts have priority in accordance with their Interrupt Vector position. The lower the Interrupt Vector address, the higher the priority. The I/O memory space contains 64 addresses for CPU peripheral functions as Control Registers, SPI, and other I/O functions. The I/O memory can be accessed directly, or as the Data Space locations following those of the Register File, 0x20 - 0x5F. 5.2 ALU - Arithmetic Logic Unit The high-performance AVR ALU operates in direct connection with all the 32 general purpose working registers. Within a single clock cycle, arithmetic operations between general purpose registers or between a register and an immediate are executed. The ALU operations are divided into three main categories - arithmetic, logical, and bit-functions. Some implementations of the architecture also provide a powerful multiplier supporting both signed/unsigned multiplication and fractional format. See the "Instruction Set" section for a detailed description. 10 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 5.3 Status Register The Status Register contains information about the result of the most recently executed arithmetic instruction. This information can be used for altering program flow in order to perform conditional operations. Note that the Status Register is updated after all ALU operations, as specified in the Instruction Set Reference. This will in many cases remove the need for using the dedicated compare instructions, resulting in faster and more compact code. The Status Register is not automatically stored when entering an interrupt routine and restored when returning from an interrupt. This must be handled by software. 5.3.1 SREG - AVR Status Register The AVR Status Register - SREG - is defined as: Bit 7 6 5 4 3 2 1 0 0x3F (0x5F) I T H S V N Z C Read/Write R/W R/W R/W R/W R/W R/W R/W R/W Initial Value 0 0 0 0 0 0 0 0 SREG * Bit 7 - I: Global Interrupt Enable The Global Interrupt Enable bit must be set for the interrupts to be enabled. The individual interrupt enable control is then performed in separate control registers. If the Global Interrupt Enable Register is cleared, none of the interrupts are enabled independent of the individual interrupt enable settings. The I-bit is cleared by hardware after an interrupt has occurred, and is set by the RETI instruction to enable subsequent interrupts. The I-bit can also be set and cleared by the application with the SEI and CLI instructions, as described in the instruction set reference. * Bit 6 - T: Bit Copy Storage The Bit Copy instructions BLD (Bit LoaD) and BST (Bit STore) use the T-bit as source or destination for the operated bit. A bit from a register in the Register File can be copied into T by the BST instruction, and a bit in T can be copied into a bit in a register in the Register File by the BLD instruction. * Bit 5 - H: Half Carry Flag The Half Carry Flag H indicates a Half Carry in some arithmetic operations. Half Carry is useful in BCD arithmetic. See the "Instruction Set Description" for detailed information. * Bit 4 - S: Sign Bit, S = N V The S-bit is always an exclusive or between the Negative Flag N and the Two's Complement Overflow Flag V. See the "Instruction Set Description" for detailed information. * Bit 3 - V: Two's Complement Overflow Flag The Two's Complement Overflow Flag V supports two's complement arithmetics. See the "Instruction Set Description" for detailed information. * Bit 2 - N: Negative Flag The Negative Flag N indicates a negative result in an arithmetic or logic operation. See the "Instruction Set Description" for detailed information. * Bit 1 - Z: Zero Flag The Zero Flag Z indicates a zero result in an arithmetic or logic operation. See the "Instruction Set Description" for detailed information. 11 7753F-AVR-01/11 * Bit 0 - C: Carry Flag The Carry Flag C indicates a carry in an arithmetic or logic operation. See the "Instruction Set Description" for detailed information. 5.4 General Purpose Register File The Register File is optimized for the AVR Enhanced RISC instruction set. In order to achieve the required performance and flexibility, the following input/output schemes are supported by the Register File: * One 8-bit output operand and one 8-bit result input * Two 8-bit output operands and one 8-bit result input * Two 8-bit output operands and one 16-bit result input * One 16-bit output operand and one 16-bit result input Figure 5-2 shows the structure of the 32 general purpose working registers in the CPU. Figure 5-2. AVR CPU General Purpose Working Registers 7 0 Addr. R0 0x00 R1 0x01 R2 0x02 ... R13 0x0D General R14 0x0E Purpose R15 0x0F Working R16 0x10 Registers R17 0x11 ... R26 0x1A R27 0x1B X-register Low Byte X-register High Byte R28 0x1C Y-register Low Byte R29 0x1D Y-register High Byte R30 0x1E Z-register Low Byte R31 0x1F Z-register High Byte Most of the instructions operating on the Register File have direct access to all registers, and most of them are single cycle instructions. As shown in Figure 5-2, each register is also assigned a Data memory address, mapping them directly into the first 32 locations of the user Data Space. Although not being physically implemented as SRAM locations, this memory organization provides great flexibility in access of the registers, as the X-, Y- and Z-pointer registers can be set to index any register in the file. 12 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 5.4.1 The X-register, Y-register, and Z-register The registers R26..R31 have some added functions to their general purpose usage. These registers are 16-bit address pointers for indirect addressing of the data space. The three indirect address registers X, Y, and Z are defined as described in Figure 5-3 on page 13. Figure 5-3. The X-, Y-, and Z-registers 15 X-register XH 7 XL 0 R27 (0x1B) 15 Y-register YH 7 YL 0 0 7 0 R28 (0x1C) 15 ZH 7 0 R31 (0x1F) 0 R26 (0x1A) R29 (0x1D) Z-register 0 7 ZL 7 0 0 R30 (0x1E) In the different addressing modes these address registers have functions as fixed displacement, automatic increment, and automatic decrement (see the instruction set reference for details). 5.5 Stack Pointer The Stack is mainly used for storing temporary data, for storing local variables and for storing return addresses after interrupts and subroutine calls. The Stack Pointer Register always points to the top of the Stack. Note that the Stack is implemented as growing from higher memory locations to lower memory locations. This implies that a Stack PUSH command decreases the Stack Pointer. The Stack Pointer points to the data SRAM Stack area where the Subroutine and Interrupt Stacks are located. This Stack space in the data SRAM must be defined by the program before any subroutine calls are executed or interrupts are enabled. The Stack Pointer must be set to point above 0x60. The Stack Pointer is decremented by one when data is pushed onto the Stack with the PUSH instruction, and it is decremented by two when the return address is pushed onto the Stack with subroutine call or interrupt. The Stack Pointer is incremented by one when data is popped from the Stack with the POP instruction, and it is incremented by two when data is popped from the Stack with return from subroutine RET or return from interrupt RETI. The AVR Stack Pointer is implemented as two 8-bit registers in the I/O space. The number of bits actually used is implementation dependent. Note that the data space in some implementations of the AVR architecture is so small that only SPL is needed. In this case, the SPH Register will not be present 13 7753F-AVR-01/11 5.5.1 SPH and SPL - Stack Pointer Register Bit 15 14 13 12 11 10 9 8 0x3E (0x5E) SP15 SP14 SP13 SP12 SP11 SP10 SP9 SP8 SPH 0x3D (0x5D) SP7 SP6 SP5 SP4 SP3 SP2 SP1 SP0 SPL 7 6 5 4 3 2 1 0 R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W Read/Write Initial Value 5.6 RAMEND RAMEND RAMEND RAMEND RAMEND RAMEND RAMEND RAMEND RAMEND RAMEND RAMEND RAMEND RAMEND RAMEND RAMEND RAMEND Instruction Execution Timing This section describes the general access timing concepts for instruction execution. The AVR CPU is driven by the CPU clock clkCPU, directly generated from the selected clock source for the chip. No internal clock division is used. Figure 5-4 shows the parallel instruction fetches and instruction executions enabled by the Harvard architecture and the fast access Register File concept. This is the basic pipelining concept to obtain up to 1 MIPS per MHz with the corresponding unique results for functions per cost, functions per clocks, and functions per power-unit. Figure 5-4. The Parallel Instruction Fetches and Instruction Executions T1 T2 T3 T4 clkCPU 1st Instruction Fetch 1st Instruction Execute 2nd Instruction Fetch 2nd Instruction Execute 3rd Instruction Fetch 3rd Instruction Execute 4th Instruction Fetch Figure 5-5 shows the internal timing concept for the Register File. In a single clock cycle an ALU operation using two register operands is executed, and the result is stored back to the destination register. Figure 5-5. Single Cycle ALU Operation T1 T2 T3 T4 clkCPU Total Execution Time Register Operands Fetch ALU Operation Execute Result Write Back 14 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 5.7 Reset and Interrupt Handling The AVR provides several different interrupt sources. These interrupts and the separate Reset Vector each have a separate Program Vector in the Program memory space. All interrupts are assigned individual enable bits which must be written logic one together with the Global Interrupt Enable bit in the Status Register in order to enable the interrupt. The lowest addresses in the Program memory space are by default defined as the Reset and Interrupt Vectors. The complete list of vectors is shown in "Interrupts" on page 50. The list also determines the priority levels of the different interrupts. The lower the address the higher is the priority level. RESET has the highest priority, and next is INT0 - the External Interrupt Request 0. When an interrupt occurs, the Global Interrupt Enable I-bit is cleared and all interrupts are disabled. The user software can write logic one to the I-bit to enable nested interrupts. All enabled interrupts can then interrupt the current interrupt routine. The I-bit is automatically set when a Return from Interrupt instruction - RETI - is executed. There are basically two types of interrupts. The first type is triggered by an event that sets the Interrupt Flag. For these interrupts, the Program Counter is vectored to the actual Interrupt Vector in order to execute the interrupt handling routine, and hardware clears the corresponding Interrupt Flag. Interrupt Flags can also be cleared by writing a logic one to the flag bit position(s) to be cleared. If an interrupt condition occurs while the corresponding interrupt enable bit is cleared, the Interrupt Flag will be set and remembered until the interrupt is enabled, or the flag is cleared by software. Similarly, if one or more interrupt conditions occur while the Global Interrupt Enable bit is cleared, the corresponding Interrupt Flag(s) will be set and remembered until the Global Interrupt Enable bit is set, and will then be executed by order of priority. The second type of interrupts will trigger as long as the interrupt condition is present. These interrupts do not necessarily have Interrupt Flags. If the interrupt condition disappears before the interrupt is enabled, the interrupt will not be triggered. When the AVR exits from an interrupt, it will always return to the main program and execute one more instruction before any pending interrupt is served. Note that the Status Register is not automatically stored when entering an interrupt routine, nor restored when returning from an interrupt routine. This must be handled by software. When using the CLI instruction to disable interrupts, the interrupts will be immediately disabled. No interrupt will be executed after the CLI instruction, even if it occurs simultaneously with the CLI instruction. The following example shows how this can be used to avoid interrupts during the timed EEPROM write sequence. 15 7753F-AVR-01/11 Assembly Code Example in r16, SREG cli ; store SREG value ; disable interrupts during timed sequence sbi EECR, EEMPE ; start EEPROM write sbi EECR, EEPE out SREG, r16 ; restore SREG value (I-bit) C Code Example char cSREG; cSREG = SREG; /* store SREG value */ /* disable interrupts during timed sequence */ _CLI(); EECR |= (1< ... r16, low(RAMEND) ; Main program start ; Enable interrupts xxx ... ... 51 7753F-AVR-01/11 11. External Interrupts The External Interrupts are triggered by the INT0 or INT1 pin or any of the PCINT15..0 pins. Observe that, if enabled, the interrupts will trigger even if the INT0, INT1 or PCINT15..0 pins are configured as outputs. This feature provides a way of generating a software interrupt. Pin change interrupts PCI will trigger if any enabled PCINT15..0 pin toggles. The PCMSK Register control which pins contribute to the pin change interrupts. Pin change interrupts on PCINT15..0 are detected asynchronously. This implies that these interrupts can be used for waking the part also from sleep modes other than Idle mode. The INT0 and INT1 interrupts can be triggered by a falling or rising edge or a low level. This is set up as indicated in the specification for the MCU Control Register - MCUCR. When the INT0 interrupt is enabled and is configured as level triggered, the interrupt will trigger as long as the pin is held low. Note that recognition of falling or rising edge interrupts on INT0 or INT1 requires the presence of an I/O clock, described in "Clock Systems and their Distribution" on page 25. Low level interrupt on INT0 is detected asynchronously. This implies that this interrupt can be used for waking the part also from sleep modes other than Idle mode. The I/O clock is halted in all sleep modes except Idle mode. Note that if a level triggered interrupt is used for wake-up from Power-down, the required level must be held long enough for the MCU to complete the wake-up to trigger the level interrupt. If the level disappears before the end of the Start-up Time, the MCU will still wake up, but no interrupt will be generated. The start-up time is defined by the SUT and CKSEL Fuses as described in "System Clock and Clock Options" on page 25. 11.1 11.1.1 Register Description MCUCR - MCU Control Register The MCU Register contains control bits for interrupt sense control. Bit 7 6 5 4 3 2 1 0 0x35 (0x55) - PUD SE SM1 SM0 - ISC01 ISC00 Read/Write R R/W R/W R/W R/W R R/W R/W Initial Value 0 0 0 0 0 0 0 0 MCUCR * Bits 1, 0 - ISC01, ISC00: Interrupt Sense Control 0 Bit 1 and Bit 0 The External Interrupt 0 is activated by the external pin INT0 or INT1 if the SREG I-flag and the corresponding interrupt mask are set. The level and edges on the external INT0 or INT1 pin that activate the interrupt are defined in Table 11-1. The value on the INT0 or INT1 pin is sampled before detecting edges. If edge or toggle interrupt is selected, pulses that last longer than one clock period will generate an interrupt. Shorter pulses are not guaranteed to generate an interrupt. If low level interrupt is selected, the low level must be held until the completion of the currently executing instruction to generate an interrupt. Table 11-1. 52 Interrupt 0 Sense Control ISC01 ISC00 Description 0 0 The low level of INT0 or INT1 generates an interrupt request. 0 1 Any logical change on INT0 or INT1 generates an interrupt request. 1 0 The falling edge of INT0 or INT1 generates an interrupt request. 1 1 The rising edge of INT0 or INT1 generates an interrupt request. ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 11.1.2 GIMSK - General Interrupt Mask Register Bit 7 6 5 4 3 2 1 0 0x3B (0x5B) INT1 INT0 PCIE1 PCIE0 - - - - Read/Write R/W R/W R/W R/w R R R R Initial Value 0 0 0 0 0 0 0 0 GIMSK * Bit 7 - INT1: External Interrupt Request 1 Enable When the INT1 bit is set (one) and the I-bit in the Status Register (SREG) is set (one), the external pin interrupt is enabled. The Interrupt Sense Control0 bits 1/0 (ISC01 and ISC00) in the MCU Control Register (MCUCR) define whether the external interrupt is activated on rising and/or falling edge of the INT1 pin or level sensed. Activity on the pin will cause an interrupt request even if INT1 is configured as an output. The corresponding interrupt of External Interrupt Request 1 is executed from the INT1 Interrupt Vector. * Bit 6 - INT0: External Interrupt Request 0 Enable When the INT0 bit is set (one) and the I-bit in the Status Register (SREG) is set (one), the external pin interrupt is enabled. The Interrupt Sense Control0 bits 1/0 (ISC01 and ISC00) in the MCU Control Register (MCUCR) define whether the external interrupt is activated on rising and/or falling edge of the INT0 pin or level sensed. Activity on the pin will cause an interrupt request even if INT0 is configured as an output. The corresponding interrupt of External Interrupt Request 0 is executed from the INT0 Interrupt Vector. * Bit 5 - PCIE1: Pin Change Interrupt Enable When the PCIE1 bit is set (one) and the I-bit in the Status Register (SREG) is set (one), pin change interrupt is enabled. Any change on any enabled PCINT7..0 or PCINT15..12 pin will cause an interrupt. The corresponding interrupt of Pin Change Interrupt Request is executed from the PCI Interrupt Vector. PCINT7..0 and PCINT15..12 pins are enabled individually by the PCMSK0 and PCMSK1 Register. * Bit 4 - PCIE0: Pin Change Interrupt Enable When the PCIE0 bit is set (one) and the I-bit in the Status Register (SREG) is set (one), pin change interrupt is enabled. Any change on any enabled PCINT11..8 pin will cause an interrupt. The corresponding interrupt of Pin Change Interrupt Request is executed from the PCI Interrupt Vector. PCINT11..8 pins are enabled individually by the PCMSK1 Register. * Bits 3..0 - Res: Reserved Bits These bits are reserved bits in the ATtiny261/461/861 and will always read as zero. 11.1.3 GIFR - General Interrupt Flag Register Bit 7 6 5 4 3 2 1 0x3A (0x5A) INT1 INTF0 PCIF - - - - 0 - Read/Write R/W R/W R/W R R R R R Initial Value 0 0 0 0 0 0 0 0 GIFR * Bit 7- INTF1: External Interrupt Flag 1 When an edge or logic change on the INT1 pin triggers an interrupt request, INTF1 becomes set (one). If the I-bit in SREG and the INT1 bit in GIMSK are set (one), the MCU will jump to the corresponding Interrupt Vector. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing a logical one to it. This flag is always cleared when INT1 is configured as a level interrupt. 53 7753F-AVR-01/11 * Bit 6 - INTF0: External Interrupt Flag 0 When an edge or logic change on the INT0 pin triggers an interrupt request, INTF0 becomes set (one). If the I-bit in SREG and the INT0 bit in GIMSK are set (one), the MCU will jump to the corresponding Interrupt Vector. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing a logical one to it. This flag is always cleared when INT0 is configured as a level interrupt. * Bit 5 - PCIF: Pin Change Interrupt Flag When a logic change on any PCINT15 pin triggers an interrupt request, PCIF becomes set (one). If the I-bit in SREG and the PCIE bit in GIMSK are set (one), the MCU will jump to the corresponding Interrupt Vector. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing a logical one to it. * Bits 4:0 - Res: Reserved Bits These bits are reserved bits in the ATtiny261/461/861 and will always read as zero. 11.1.4 PCMSK0 - Pin Change Mask Register A Bit 7 6 5 4 3 2 1 0x23 (0x43) PCINT7 PCINT6 PCINT5 PCINT4 PCINT3 PCINT2 PCINT1 0 PCINT0 Read/Write R/W R/W R/W R/w R/W R/W R/W R/W Initial Value 1 1 0 0 1 0 0 0 PCMSK0 * Bits 7:0 - PCINT7:0: Pin Change Enable Mask 7..0 Each PCINT7:0 bit selects whether pin change interrupt is enabled on the corresponding I/O pin. If PCINT7:0 is set and the PCIE1 bit in GIMSK is set, pin change interrupt is enabled on the corresponding I/O pin. If PCINT7..0 is cleared, pin change interrupt on the corresponding I/O pin is disabled. 11.1.5 PCMSK1 - Pin Change Mask Register B Bit 0x22 (0x42) Read/Write Initial Value 7 PCINT15 R/W 1 6 PCINT14 R/W 1 5 PCINT13 R/W 1 4 PCINT12 R/w 1 3 PCINT11 R/W 1 2 PCINT10 R/W 1 1 PCINT9 R/W 1 0 PCINT8 R/W 1 PCMSK1 * Bits 7:0 - PCINT15:8: Pin Change Enable Mask 15..8 Each PCINT15:8 bit selects whether pin change interrupt is enabled on the corresponding I/O pin. If PCINT11:8 is set and the PCIE0 bit in GIMSK is set, pin change interrupt is enabled on the corresponding I/O pin, and if PCINT15:12 is set and the PCIE1 bit in GIMSK is set, pin change interrupt is enabled on the corresponding I/O pin. If PCINT15:8 is cleared, pin change interrupt on the corresponding I/O pin is disabled. 54 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 12. I/O Ports 12.1 Overview All AVR ports have true Read-Modify-Write functionality when used as general digital I/O ports. This means that the direction of one port pin can be changed without unintentionally changing the direction of any other pin with the SBI and CBI instructions. The same applies when changing drive value (if configured as output) or enabling/disabling of pull-up resistors (if configured as input). Each output buffer has symmetrical drive characteristics with both high sink and source capability. The pin driver is strong enough to drive LED displays directly. All port pins have individually selectable pull-up resistors with a supply-voltage invariant resistance. All I/O pins have protection diodes to both VCC and Ground as indicated in Figure 12-1. Refer to "Electrical Characteristics" on page 188 for a complete list of parameters. Figure 12-1. I/O Pin Equivalent Schematic Rpu Pxn Logic Cpin See Figure "General Digital I/O" for Details All registers and bit references in this section are written in general form. A lower case "x" represents the numbering letter for the port, and a lower case "n" represents the bit number. However, when using the register or bit defines in a program, the precise form must be used. For example, PORTB3 for bit no. 3 in Port B, here documented generally as PORTxn. The physical I/O Registers and bit locations are listed in "Register Description" on page 69. Three I/O memory address locations are allocated for each port, one each for the Data Register - PORTx, Data Direction Register - DDRx, and the Port Input Pins - PINx. The Port Input Pins I/O location is read only, while the Data Register and the Data Direction Register are read/write. However, writing a logic one to a bit in the PINx Register, will result in a toggle in the corresponding bit in the Data Register. In addition, the Pull-up Disable - PUD bit in MCUCR disables the pull-up function for all pins in all ports when set. Using the I/O port as General Digital I/O is described in "Ports as General Digital I/O" on page 56. Most port pins are multiplexed with alternate functions for the peripheral features on the device. How each alternate function interferes with the port pin is described in "Alternate Port Functions" on page 60. Refer to the individual module sections for a full description of the alternate functions. Note that enabling the alternate function of some of the port pins does not affect the use of the other pins in the port as general digital I/O. 55 7753F-AVR-01/11 12.2 Ports as General Digital I/O The ports are bi-directional I/O ports with optional internal pull-ups. Figure 12-2 shows a functional description of one I/O-port pin, here generically called Pxn. Figure 12-2. General Digital I/O(1) PUD Q D DDxn Q CLR WDx RESET RDx 0 PORTxn Q CLR WPx RESET SLEEP DATA BUS 1 D Q Pxn WRx RRx Synchronizer RPx D Q L Q D Q PINxn Q CLKI/O PUD: SLEEP: CLKI/O: Note: 12.2.1 PULLUP DISABLE SLEEP CONTROL I/O CLOCK WDx: RDx: WRx: RRx: RPx: WPx: WRITE DDRx READ DDRx WRITE PORTx READ PORTx REGISTER READ PORTx PIN WRITE PORTx REGISTER 1. WRx, WPx, WDx, RRx, RPx, and RDx are common to all pins within the same port. clkI/O, SLEEP, and PUD are common to all ports. Configuring the Pin Each port pin consists of three register bits: DDxn, PORTxn, and PINxn. As shown in "Register Description" on page 69, the DDxn bits are accessed at the DDRx I/O address, the PORTxn bits at the PORTx I/O address, and the PINxn bits at the PINx I/O address. The DDxn bit in the DDRx Register selects the direction of this pin. If DDxn is written logic one, Pxn is configured as an output pin. If DDxn is written logic zero, Pxn is configured as an input pin. 56 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 If PORTxn is written logic one when the pin is configured as an input pin, the pull-up resistor is activated. To switch the pull-up resistor off, PORTxn has to be written logic zero or the pin has to be configured as an output pin. The port pins are tri-stated when reset condition becomes active, even if no clocks are running. If PORTxn is written logic one when the pin is configured as an output pin, the port pin is driven high (one). If PORTxn is written logic zero when the pin is configured as an output pin, the port pin is driven low (zero). 12.2.2 Toggling the Pin Writing a logic one to PINxn toggles the value of PORTxn, independent on the value of DDRxn. Note that the SBI instruction can be used to toggle one single bit in a port. 12.2.3 Switching Between Input and Output When switching between tri-state ({DDxn, PORTxn} = 0b00) and output high ({DDxn, PORTxn} = 0b11), an intermediate state with either pull-up enabled {DDxn, PORTxn} = 0b01) or output low ({DDxn, PORTxn} = 0b10) must occur. Normally, the pull-up enabled state is fully acceptable, as a high-impedent environment will not notice the difference between a strong high driver and a pull-up. If this is not the case, the PUD bit in the MCUCR Register can be set to disable all pull-ups in all ports. Switching between input with pull-up and output low generates the same problem. The user must use either the tri-state ({DDxn, PORTxn} = 0b00) or the output high state ({DDxn, PORTxn} = 0b10) as an intermediate step. Table 12-1 summarizes the control signals for the pin value. Table 12-1. 12.2.4 Port Pin Configurations DDxn PORTxn PUD (in MCUCR) I/O Pull-up 0 0 X Input No Tri-state (Hi-Z) 0 1 0 Input Yes Pxn will source current if ext. pulled low. 0 1 1 Input No Tri-state (Hi-Z) 1 0 X Output No Output Low (Sink) 1 1 X Output No Output High (Source) Comment Reading the Pin Value Independent of the setting of Data Direction bit DDxn, the port pin can be read through the PINxn Register bit. As shown in Figure 12-2, the PINxn Register bit and the preceding latch constitute a synchronizer. This is needed to avoid metastability if the physical pin changes value near the edge of the internal clock, but it also introduces a delay. Figure 12-3 shows a timing diagram of the synchronization when reading an externally applied pin value. The maximum and minimum propagation delays are denoted tpd,max and tpd,min respectively. 57 7753F-AVR-01/11 Figure 12-3. Synchronization when Reading an Externally Applied Pin value SYSTEM CLK INSTRUCTIONS XXX XXX in r17, PINx SYNC LATCH PINxn r17 0x00 0xFF tpd,max tpd,min Consider the clock period starting shortly after the first falling edge of the system clock. The latch is closed when the clock is low, and goes transparent when the clock is high, as indicated by the shaded region of the "SYNC LATCH" signal. The signal value is latched when the system clock goes low. It is clocked into the PINxn Register at the succeeding positive clock edge. As indicated by the two arrows tpd, max and tpd, min, a single signal transition on the pin will be delayed between 1/2 and 11/2 system clock period depending upon the time of assertion. When reading back a software assigned pin value, a nop instruction must be inserted as indicated in Figure 12-4. The out instruction sets the "SYNC LATCH" signal at the positive edge of the clock. In this case, the delay tpd through the synchronizer is one system clock period. Figure 12-4. Synchronization when Reading a Software Assigned Pin Value SYSTEM CLK r16 INSTRUCTIONS 0xFF out PORTx, r16 nop in r17, PINx SYNC LATCH PINxn r17 0x00 0xFF tpd The following code example shows how to set port B pins 0 and 1 high, 2 and 3 low, and define the port pins from 4 to 5 as input with a pull-up assigned to port pin 4. The resulting pin values are read back again, but as previously discussed, a nop instruction is included to be able to read back the value recently assigned to some of the pins. 58 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 Assembly Code Example(1) ... ; Define pull-ups and set outputs high ; Define directions for port pins ldi r16,(1< CSn2:0 > 1). The number of system clock cycles from when the timer is enabled to the first count occurs can be from 1 to N+1 system clock cycles, where N equals the prescaler divisor (8, 64, 256, or 1024). It is possible to use the Prescaler Reset for synchronizing the Timer/Counter to program execution. 13.0.2 External Clock Source An external clock source applied to the T0 pin can be used as Timer/Counter clock (clkT0). The T0 pin is sampled once every system clock cycle by the pin synchronization logic. The synchronized (sampled) signal is then passed through the edge detector. Figure 13-1 shows a functional equivalent block diagram of the T0 synchronization and edge detector logic. The registers are clocked at the positive edge of the internal system clock (clkI/O). The latch is transparent in the high period of the internal system clock. The edge detector generates one clkT0 pulse for each positive (CSn2:0 = 7) or negative (CSn2:0 = 6) edge it detects. See Table 13-1 on page 72 for details. Figure 13-1. T0 Pin Sampling Tn D Q D Q D Tn_sync (To Clock Select Logic) Q LE clkI/O Synchronization Edge Detector The synchronization and edge detector logic introduces a delay of 2.5 to 3.5 system clock cycles from an edge has been applied to the T0 pin to the counter is updated. Enabling and disabling of the clock input must be done when T0 has been stable for at least one system clock cycle, otherwise it is a risk that a false Timer/Counter clock pulse is generated. Each half period of the external clock applied must be longer than one system clock cycle to ensure correct sampling. The external clock must be guaranteed to have less than half the system clock frequency (fExtClk < fclk_I/O/2) given a 50/50% duty cycle. Since the edge detector uses sampling, the maximum frequency of an external clock it can detect is half the sampling frequency (Nyquist sampling theorem). 70 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 However, due to variation of the system clock frequency and duty cycle caused by Oscillator source (crystal, resonator, and capacitors) tolerances, it is recommended that maximum frequency of an external clock source is less than fclk_I/O/2.5. An external clock source can not be prescaled. Figure 13-2. Prescaler for Timer/Counter0 10-bit T/C Prescaler PSR10 CK/1024 CK/256 CK/8 Clear CK/64 clkI/O Synchronization T0 0 CS00 CS01 CS02 Timer/Counter Clock Source clkT0 Note: 13.1 13.1.1 1. The synchronization logic on the input pins (T0) is shown in Figure 13-1. Register Description TCCR0B - Timer/Counter0 Control Register B Bit 7 6 5 4 3 2 1 0 0x33 (0x53) - - - TSM PSR0 CS02 CS01 CS01 Read/Write R R R R/W R/W R/W R/W R/W Initial Value 0 0 0 0 0 0 0 0 TCCR0B * Bit 4 - TSM: Timer/Counter Synchronization Mode Writing the TSM bit to one activates the Timer/Counter Synchronization mode. In this mode, the value that is written to the PSR0 bit is kept, hence keeping the Prescaler Reset signal asserted. This ensures that the Timer/Counter is halted and can be configured without the risk of advancing during configuration. When the TSM bit is written to zero, the PSR0 bit is cleared by hardware, and the Timer/Counter start counting. * Bit 3 - PSR0: Prescaler Reset Timer/Counter0 When this bit is one, the Timer/Counter0 prescaler will be Reset. This bit is normally cleared immediately by hardware, except if the TSM bit is set. * Bits 2, 1, 0 - CS02, CS01, CS00: Clock Select0, Bit 2, 1, and 0 The Clock Select0 bits 2, 1, and 0 define the prescaling source of Timer0. 71 7753F-AVR-01/11 Table 13-1. Clock Select Bit Description CS02 CS01 CS00 Description 0 0 0 No clock source (Timer/Counter stopped) 0 0 1 clkI/O/(No prescaling) 0 1 0 clkI/O/8 (From prescaler) 0 1 1 clkI/O/64 (From prescaler) 1 0 0 clkI/O/256 (From prescaler) 1 0 1 clkI/O/1024 (From prescaler) 1 1 0 External clock source on T0 pin. Clock on falling edge. 1 1 1 External clock source on T0 pin. Clock on rising edge. If external pin modes are used for the Timer/Counter0, transitions on the T0 pin will clock the counter even if the pin is configured as an output. This feature allows software control of the counting. 72 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 14. Timer/Counter0 14.1 Features * * * * * 14.2 Clear Timer on Compare Match (Auto Reload) Input Capture unit Four Independent Interrupt Sources (TOV0, OCF0A, OCF0B, ICF0) 8-bit Mode with Two Independent Output Compare Units 16-bit Mode with One Independent Output Compare Unit Overview Timer/Counter0 is a general purpose 8-/16-bit Timer/Counter module, with two/one Output Compare units and Input Capture feature. The Timer/Counter0 general operation is described in 8-/16-bit mode. A simplified block diagram of the 8-/16-bit Timer/Counter is shown in Figure 14-1. For the actual placement of I/O pins, refer to "Pinout ATtiny261/461/861" on page 2. CPU accessible I/O Registers, including I/O bits and I/O pins, are shown in bold. The device-specific I/O Register and bit locations are listed in the "Register Description" on page 85. Figure 14-1. 8-/16-bit Timer/Counter Block Diagram TOVn (Int. Req.) Count Clear Direction Clock Select Control Logic clkTn Edge Detector Tn (from Prescaler) TOP Timer/Counter TCNTnH TCNTnL = Fixed TOP value OCnA (Int. Req.) = = DATA BUS OCnB (Int. Req.) ICFn (Int. Req.) OCRnB (From Analog Comparator Output) OCRnA Edge Detector TCCRnA TCCRnB Noise Canceler ICPn 73 7753F-AVR-01/11 14.2.1 Registers The Timer/Counter0 Low Byte Register (TCNT0L) and Output Compare Registers (OCR0A and OCR0B) are 8-bit registers. Interrupt request (abbreviated to Int.Req. in Figure 14-1) signals are all visible in the Timer Interrupt Flag Register (TIFR). All interrupts are individually masked with the Timer Interrupt Mask Register (TIMSK). TIFR and TIMSK are not shown in the figure. In 16-bit mode the Timer/Counter consists one more 8-bit register, the Timer/Counter0 High Byte Register (TCNT0H). Furthermore, there is only one Output Compare Unit in 16-bit mode as the two Output Compare Registers, OCR0A and OCR0B, are combined to one 16-bit Output Compare Register. OCR0A contains the low byte of the word and OCR0B contains the high byte of the word. When accessing 16-bit registers, special procedures described in section "Accessing Registers in 16-bit Mode" on page 81 must be followed. 14.2.2 Definitions Many register and bit references in this section are written in general form. A lower case "n" replaces the Timer/Counter number, in this case 0. A lower case "x" replaces the Output Compare Unit, in this case Compare Unit A or Compare Unit B. However, when using the register or bit defines in a program, the precise form must be used, i.e., TCNT0L for accessing Timer/Counter0 counter value and so on. The definitions in Table 14-1 are also used extensively throughout the document. Table 14-1. 14.3 Definitions BOTTOM The counter reaches the BOTTOM when it becomes 0. MAX The counter reaches its MAXimum when it becomes 0xFF (decimal 255) in 8-bit mode or 0xFFFF (decimal 65535) in 16-bit mode. TOP The counter reaches the TOP when it becomes equal to the highest value in the count sequence. The TOP value can be assigned to be the fixed value 0xFF/0xFFFF (MAX) or the value stored in the OCR0A Register. Timer/Counter Clock Sources The Timer/Counter can be clocked internally, via the prescaler, or by an external clock source on the T0 pin. The Clock Select logic is controlled by the Clock Select (CS02:0) bits located in the Timer/Counter Control Register 0 B (TCCR0B), and controls which clock source and edge the Timer/Counter uses to increment its value. The Timer/Counter is inactive when no clock source is selected. The output from the Clock Select logic is referred to as the timer clock (clkT0). For details on clock sources and prescaler, see "Timer/Counter0 Prescaler" on page 70. 14.4 Counter Unit The main part of the 8-bit Timer/Counter is the programmable bi-directional counter unit. Figure 14-3 shows a block diagram of the counter and its surroundings. 74 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 Table 14-2. Counter Unit Block Diagram TOVn (Int. Req.) DATA BUS Clock Select Count TCNTn Control Logic Edge Detector clkTn Tn (From Prescaler) Top Signal description (internal signals): count Increment or decrement TCNT0 by 1. clkTn Timer/Counter clock, referred to as clkT0 in the following. top Signalize that TCNT0 has reached maximum value. The counter is incremented at each timer clock (clkT0) until it passes its TOP value and then restarts from BOTTOM. The counting sequence is determined by the setting of the CTC0 bit located in the Timer/Counter Control Register (TCCR0A). For more details about counting sequences, see "Modes of Operation" on page 75. clkT0 can be generated from an external or internal clock source, selected by the Clock Select bits (CS02:0). When no clock source is selected (CS02:0 = 0) the timer is stopped. However, the TCNT0 value can be accessed by the CPU, regardless of whether clkT0 is present or not. A CPU write overrides (has priority over) all counter clear or count operations. The Timer/Counter Overflow Flag (TOV0) is set when the counter reaches the maximum value and it can be used for generating a CPU interrupt. 14.5 Modes of Operation The mode of operation is defined by the Timer/Counter Width (TCW0), Input Capture Enable (ICEN0) and Wave Generation Mode (CTC0) bits in "TCCR0A - Timer/Counter0 Control Register A" on page 85. Table 14-3 shows the different Modes of Operation. Table 14-3. Modes of operation Mode ICEN0 TCW0 CTC0 Mode of Operation TOP Value Update of OCRx at TOV Flag Set on 0 0 0 0 Normal 8-bit Mode 0xFF Immediate MAX (0xFF) 1 0 0 1 8-bit CTC OCR0A Immediate MAX (0xFF) 2 0 1 X 16-bit Mode 0xFFFF Immediate MAX (0xFFFF) 3 1 0 X 8-bit Input Capture Mode 0xFF Immediate MAX (0xFF) 4 1 1 X 16-bit Input Capture Mode 0xFFFF Immediate MAX (0xFFFF) 75 7753F-AVR-01/11 14.5.1 Normal 8-bit Mode In the Normal 8-bit mode, see Table 14-3 on page 75, the counter (TCNT0L) is incrementing until it overruns when it passes its maximum 8-bit value (MAX = 0xFF) and then restarts from the bottom (0x00). The Overflow Flag (TOV0) will be set in the same timer clock cycle as the TCNT0L becomes zero. The TOV0 Flag in this case behaves like a ninth bit, except that it is only set, not cleared. However, combined with the timer overflow interrupt that automatically clears the TOV0 Flag, the timer resolution can be increased by software. There are no special cases to consider in the Normal 8-bit mode, a new counter value can be written anytime. The Output Compare Unit can be used to generate interrupts at some given time. 14.5.2 Clear Timer on Compare Match (CTC) 8-bit Mode In Clear Timer on Compare or CTC mode, see Table 14-3 on page 75, the OCR0A Register is used to manipulate the counter resolution. In CTC mode the counter is cleared to zero when the counter value (TCNT0) matches the OCR0A. The OCR0A defines the top value for the counter, hence also its resolution. This mode allows greater control of the Compare Match output frequency. It also simplifies the operation of counting external events. The timing diagram for the CTC mode is shown in Figure 14-2. The counter value (TCNT0) increases until a Compare Match occurs between TCNT0 and OCR0A, and then counter (TCNT0) is cleared. Figure 14-2. CTC Mode, Timing Diagram OCnx Interrupt Flag Set TCNTn Period 1 2 3 4 An interrupt can be generated each time the counter value reaches the TOP value by using the OCF0A Flag. If the interrupt is enabled, the interrupt handler routine can be used for updating the TOP value. However, changing TOP to a value close to BOTTOM when the counter is running with none or a low prescaler value must be done with care since the CTC mode does not have the double buffering feature. If the new value written to OCR0A is lower than the current value of TCNT0, the counter will miss the Compare Match. The counter will then have to count to its maximum value (0xFF) and wrap around starting at 0x00 before the Compare Match can occur. As for the Normal mode of operation, the TOV0 Flag is set in the same timer clock cycle that the counter counts from MAX to 0x00. 14.5.3 16-bit Mode In 16-bit mode, see Table 14-3 on page 75, the counter (TCNT0H/L) is a incrementing until it overruns when it passes its maximum 16-bit value (MAX = 0xFFFF) and then restarts from the bottom (0x0000). The Overflow Flag (TOV0) will be set in the same timer clock cycle as the TCNT0H/L becomes zero. The TOV0 Flag in this case behaves like a 17th bit, except that it is only set, not cleared. However, combined with the timer overflow interrupt that automatically clears the TOV0 Flag, the timer resolution can be increased by software. 76 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 There are no special cases to consider in the Normal mode, a new counter value can be written anytime. The Output Compare Unit can be used to generate interrupts at some given time. 14.5.4 8-bit Input Capture Mode The Timer/Counter0 can also be used in an 8-bit Input Capture mode, see Table 14-3 on page 75 for bit settings. For full description, see the section "Input Capture Unit" on page 77. 14.5.5 16-bit Input Capture Mode The Timer/Counter0 can also be used in a 16-bit Input Capture mode, see Table 14-3 on page 75 for bit settings. For full description, see the section "Input Capture Unit" on page 77. 14.6 Input Capture Unit The Timer/Counter incorporates an Input Capture unit that can capture external events and give them a time-stamp indicating time of occurrence. The external signal indicating an event, or multiple events, can be applied via the ICP0 pin or alternatively, via the analog-comparator unit. The time-stamps can then be used to calculate frequency, duty-cycle, and other features of the signal applied. Alternatively the time-stamps can be used for creating a log of the events. The Input Capture unit is illustrated by the block diagram shown in Figure 14-3. The elements of the block diagram that are not directly a part of the Input Capture unit are gray shaded. Figure 14-3. Input Capture Unit Block Diagram DATA BUS (8-bit) TEMP (8-bit) OCR0B (8-bit) TCNT0H (8-bit) OCR0A (8-bit) TCNT0 (16-bit Counter) ICR0 (16-bit Register) WRITE + - ACO* Analog Comparator ACIC0* TCNT0L (8-bit) ICNC0 ICES0 Noise Canceler Edge Detector ICF0 (Int. Req.) ICP0 77 7753F-AVR-01/11 The Output Compare Register OCR0A is a dual-purpose register that is also used as an 8-bit Input Capture Register ICR0. In 16-bit Input Capture mode the Output Compare Register OCR0B serves as the high byte of the Input Capture Register ICR0. In 8-bit Input Capture mode the Output Compare Register OCR0B is free to be used as a normal Output Compare Register, but in 16-bit Input Capture mode the Output Compare Unit cannot be used as there are no free Output Compare Register(s). Even though the Input Capture register is called ICR0 in this section, it is referring to the Output Compare Register(s). When a change of the logic level (an event) occurs on the Input Capture pin (ICP0), alternatively on the Analog Comparator output (ACO), and this change confirms to the setting of the edge detector, a capture will be triggered. When a capture is triggered, the value of the counter (TCNT0) is written to the Input Capture Register (ICR0). The Input Capture Flag (ICF0) is set at the same system clock as the TCNT0 value is copied into Input Capture Register. If enabled (TICIE0=1), the Input Capture Flag generates an Input Capture interrupt. The ICF0 flag is automatically cleared when the interrupt is executed. Alternatively the ICF0 flag can be cleared by software by writing a logical one to its I/O bit location. 14.6.1 Input Capture Trigger Source The default trigger source for the Input Capture unit is the Input Capture pin (ICP0). Timer/Counter0 can alternatively use the Analog Comparator output as trigger source for the Input Capture unit. The Analog Comparator is selected as trigger source by setting the Analog Comparator Input Capture Enable (ACIC0) bit in the Timer/Counter Control Register A (TCCR0A). Be aware that changing trigger source can trigger a capture. The Input Capture Flag must therefore be cleared after the change. Both the Input Capture pin (ICP0) and the Analog Comparator output (ACO) inputs are sampled using the same technique as for the T0 pin (Figure 13-1 on page 72). The edge detector is also identical. However, when the noise canceler is enabled, additional logic is inserted before the edge detector, which increases the delay by four system clock cycles. An Input Capture can also be triggered by software by controlling the port of the ICP0 pin. 14.6.2 Noise Canceler The noise canceler improves noise immunity by using a simple digital filtering scheme. The noise canceler input is monitored over four samples, and all four must be equal for changing the output that in turn is used by the edge detector. The noise canceler is enabled by setting the Input Capture Noise Canceler (ICNC0) bit in Timer/Counter Control Register B (TCCR0B). When enabled the noise canceler introduces additional four system clock cycles of delay from a change applied to the input, to the update of the ICR0 Register. The noise canceler uses the system clock and is therefore not affected by the prescaler. 14.6.3 Using the Input Capture Unit The main challenge when using the Input Capture unit is to assign enough processor capacity for handling the incoming events. The time between two events is critical. If the processor has not read the captured value in the ICR0 Register before the next event occurs, the ICR0 will be overwritten with a new value. In this case the result of the capture will be incorrect. When using the Input Capture interrupt, the ICR0 Register should be read as early in the interrupt handler routine as possible. The maximum interrupt response time is dependent on the maximum number of clock cycles it takes to handle any of the other interrupt requests. 78 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 Measurement of an external signal's duty cycle requires that the trigger edge is changed after each capture. Changing the edge sensing must be done as early as possible after the ICR0 Register has been read. After a change of the edge, the Input Capture Flag (ICF0) must be cleared by software (writing a logical one to the I/O bit location). For measuring frequency only, the trigger edge change is not required (if an interrupt handler is used). 14.7 Output Compare Unit The comparator continuously compares Timer/Counter (TCNT0) with the Output Compare Registers (OCR0A and OCR0B), and whenever the Timer/Counter equals to the Output Compare Registers, the comparator signals a match. A match will set the Output Compare Flag at the next timer clock cycle. In 8-bit mode the match can set either the Output Compare Flag OCF0A or OCF0B, but in 16-bit mode the match can set only the Output Compare Flag OCF0A as there is only one Output Compare Unit. If the corresponding interrupt is enabled, the Output Compare Flag generates an Output Compare interrupt. The Output Compare Flag is automatically cleared when the interrupt is executed. Alternatively, the flag can be cleared by software by writing a logical one to its I/O bit location. Figure 14-4 shows a block diagram of the Output Compare unit. Figure 14-4. Output Compare Unit, Block Diagram DATA BUS OCRnx TCNTn = (8/16-bit Comparator) OCFnx (Int. Req.) 14.7.1 Compare Match Blocking by TCNT0 Write All CPU write operations to the TCNT0H/L Register will block any Compare Match that occur in the next timer clock cycle, even when the timer is stopped. This feature allows OCR0A/B to be initialized to the same value as TCNT0 without triggering an interrupt when the Timer/Counter clock is enabled. 14.7.2 Using the Output Compare Unit Since writing TCNT0H/L will block all Compare Matches for one timer clock cycle, there are risks involved when changing TCNT0H/L when using the Output Compare Unit, independently of whether the Timer/Counter is running or not. If the value written to TCNT0H/L equals the OCR0A/B value, the Compare Match will be missed. 14.8 Timer/Counter Timing Diagrams The Timer/Counter is a synchronous design and the timer clock (clkT0) is therefore shown as a clock enable signal in the following figures. The figures include information on when Interrupt Flags are set. Figure 14-5 contains timing data for basic Timer/Counter operation. The figure shows the count sequence close to the MAX value. 79 7753F-AVR-01/11 Figure 14-5. Timer/Counter Timing Diagram, no Prescaling clkI/O clkTn (clkI/O/1) TCNTn MAX - 1 MAX BOTTOM BOTTOM + 1 TOVn Figure 14-6 shows the same timing data, but with the prescaler enabled. Figure 14-6. Timer/Counter Timing Diagram, with Prescaler (fclk_I/O/8) clkI/O clkTn (clkI/O/8) TCNTn MAX - 1 MAX BOTTOM BOTTOM + 1 TOVn Figure 14-7 shows the setting of OCF0A and OCF0B in Normal mode. Figure 14-7. Timer/Counter Timing Diagram, Setting of OCF0x, with Prescaler (fclk_I/O/8) clkI/O clkTn (clkI/O/8) TCNTn OCRnx - 1 OCRnx OCRnx OCRnx + 1 OCRnx + 2 OCRnx Value OCFnx shows the setting of OCF0A and the clearing of TCNT0 in CTC mode. 80 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 Figure 14-8. Timer/Counter Timing Diagram, CTC mode, with Prescaler (fclk_I/O/8) clkPCK clkTn (clkPCK/8) TCNTn (CTC) TOP - 1 OCRnx TOP BOTTOM BOTTOM + 1 TOP OCFnx 14.9 Accessing Registers in 16-bit Mode In 16-bit mode (the TCW0 bit is set to one) the TCNT0H/L and OCR0A/B or TCNT0L/H and OCR0B/A are 16-bit registers that can be accessed by the AVR CPU via the 8-bit data bus. The 16-bit register must be byte accessed using two read or write operations. The 16-bit Timer/Counter has a single 8-bit register for temporary storing of the high byte of the 16-bit access. The same temporary register is shared between all 16-bit registers. Accessing the low byte triggers the 16-bit read or write operation. When the low byte of a 16-bit register is written by the CPU, the high byte stored in the temporary register, and the low byte written are both copied into the 16-bit register in the same clock cycle. When the low byte of a 16-bit register is read by the CPU, the high byte of the 16-bit register is copied into the temporary register in the same clock cycle as the low byte is read. There is one exception in the temporary register usage. In the Output Compare mode the 16-bit Output Compare Register OCR0A/B is read without the temporary register, because the Output Compare Register contains a fixed value that is only changed by CPU access. However, in 16-bit Input Capture mode the ICR0 register formed by the OCR0A and OCR0B registers must be accessed with the temporary register. To do a 16-bit write, the high byte must be written before the low byte. For a 16-bit read, the low byte must be read before the high byte. 81 7753F-AVR-01/11 The following code examples show how to access the 16-bit timer registers assuming that no interrupts updates the temporary register. The same principle can be used directly for accessing the OCR0A/B registers. Assembly Code Example ... ; Set TCNT0 to 0x01FF ldi r17,0x01 ldi r16,0xFF out TCNT0H,r17 out TCNT0L,r16 ; Read TCNT0 into r17:r16 in r16,TCNT0L in r17,TCNT0H ... C Code Example unsigned int i; ... /* Set TCNT0 to 0x01FF */ TCNT0H = 0x01; TCNT0L = 0xff; /* Read TCNT0 into i */ i = TCNT0L; i |= ((unsigned int)TCNT0H << 8); ... Note: 1. The example code assumes that the part specific header file is included. For I/O registers located in extended I/O map, "IN", "OUT", "SBIS", "SBIC", "CBI", and "SBI" instructions must be replaced with instructions that allow access to extended I/O. Typically "LDS" and "STS" combined with "SBRS", "SBRC", "SBR", and "CBR". The assembly code example returns the TCNT0H/L value in the r17:r16 register pair. It is important to notice that accessing 16-bit registers are atomic operations. If an interrupt occurs between the two instructions accessing the 16-bit register, and the interrupt code updates the temporary register by accessing the same or any other of the 16-bit timer registers, then the result of the access outside the interrupt will be corrupted. Therefore, when both the main code and the interrupt code update the temporary register, the main code must disable the interrupts during the 16-bit access. 82 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 The following code examples show how to do an atomic read of the TCNT0 register contents. Reading any of the OCR0 register can be done by using the same principle. Assembly Code Example TIM0_ReadTCNT0: ; Save global interrupt flag in r18,SREG ; Disable interrupts cli ; Read TCNT0 into r17:r16 in r16,TCNT0L in r17,TCNT0H ; Restore global interrupt flag out SREG,r18 ret C Code Example unsigned int TIM0_ReadTCNT0( void ) { unsigned char sreg; unsigned int i; /* Save global interrupt flag */ sreg = SREG; /* Disable interrupts */ _CLI(); /* Read TCNT0 into i */ i = TCNT0L; i |= ((unsigned int)TCNT0H << 8); /* Restore global interrupt flag */ SREG = sreg; return i; } Note: 1. The example code assumes that the part specific header file is included. For I/O registers located in extended I/O map, "IN", "OUT", "SBIS", "SBIC", "CBI", and "SBI" instructions must be replaced with instructions that allow access to extended I/O. Typically "LDS" and "STS" combined with "SBRS", "SBRC", "SBR", and "CBR". The assembly code example returns the TCNT0H/L value in the r17:r16 register pair. 83 7753F-AVR-01/11 The following code examples show how to do an atomic write of the TCNT0H/L register contents. Writing any of the OCR0A/B registers can be done by using the same principle. Assembly Code Example TIM0_WriteTCNT0: ; Save global interrupt flag in r18,SREG ; Disable interrupts cli ; Set TCNT0 to r17:r16 out TCNT0H,r17 out TCNT0L,r16 ; Restore global interrupt flag out SREG,r18 ret C Code Example void TIM0_WriteTCNT0( unsigned int i ) { unsigned char sreg; /* Save global interrupt flag */ sreg = SREG; /* Disable interrupts */ _CLI(); /* Set TCNT0 to i */ TCNT0H = (i >> 8); TCNT0L = (unsigned char)i; /* Restore global interrupt flag */ SREG = sreg; } Note: 1. The example code assumes that the part specific header file is included. For I/O registers located in extended I/O map, "IN", "OUT", "SBIS", "SBIC", "CBI", and "SBI" instructions must be replaced with instructions that allow access to extended I/O. Typically "LDS" and "STS" combined with "SBRS", "SBRC", "SBR", and "CBR". The assembly code example requires that the r17:r16 register pair contains the value to be written to TCNT0H/L. 14.9.1 84 Reusing the temporary high byte register If writing to more than one 16-bit register where the high byte is the same for all registers written, then the high byte only needs to be written once. However, note that the same rule of atomic operation described previously also applies in this case. ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 14.10 Register Description 14.10.1 TCCR0A - Timer/Counter0 Control Register A Bit 7 6 5 4 3 2 1 0 0x15 (0x35) TCW0 ICEN0 ICNC0 ICES0 ACIC0 - - CTC0 Read/Write R/W R/W R/W R/W R/W R R R/W Initial Value 0 0 0 0 0 0 0 0 TCCR0A * Bit 7- TCW0: Timer/Counter0 Width When this bit is written to one 16-bit mode is selected as described Figure 14-5 on page 80. Timer/Counter0 width is set to 16-bits and the Output Compare Registers OCR0A and OCR0B are combined to form one 16-bit Output Compare Register. Because the 16-bit registers TCNT0H/L and OCR0B/A are accessed by the AVR CPU via the 8-bit data bus, special procedures must be followed. These procedures are described in section "Accessing Registers in 16-bit Mode" on page 81. * Bit 6- ICEN0: Input Capture Mode Enable When this bit is written to one, the Input Capture Mode is enabled. * Bit 5 - ICNC0: Input Capture Noise Canceler Setting this bit activates the Input Capture Noise Canceler. When the noise canceler is activated, the input from the Input Capture Pin (ICP0) is filtered. The filter function requires four successive equal valued samples of the ICP0 pin for changing its output. The Input Capture is therefore delayed by four System Clock cycles when the noise canceler is enabled. * Bit 4 - ICES0: Input Capture Edge Select This bit selects which edge on the Input Capture Pin (ICP0) that is used to trigger a capture event. When the ICES0 bit is written to zero, a falling (negative) edge is used as trigger, and when the ICES0 bit is written to one, a rising (positive) edge will trigger the capture. When a capture is triggered according to the ICES0 setting, the counter value is copied into the Input Capture Register. The event will also set the Input Capture Flag (ICF0), and this can be used to cause an Input Capture Interrupt, if this interrupt is enabled. * Bit 3 - ACIC0: Analog Comparator Input Capture Enable When written logic one, this bit enables the input capture function in Timer/Counter0 to be triggered by the Analog Comparator. The comparator output is in this case directly connected to the input capture front-end logic, making the comparator utilize the noise canceler and edge select features of the Timer/Counter0 Input Capture interrupt. When written logic zero, no connection between the Analog Comparator and the input capture function exists. To make the comparator trigger the Timer/Counter0 Input Capture interrupt, the TICIE0 bit in the Timer Interrupt Mask Register (TIMSK) must be set. * Bits 2:1 - Res: Reserved Bits These bits are reserved bits in the ATtiny261/461/861 and will always read as zero. * Bit 0 - CTC0: Waveform Generation Mode This bit controls the counting sequence of the counter, the source for maximum (TOP) counter value, see Figure 14-5 on page 80. 85 7753F-AVR-01/11 Modes of operation supported by the Timer/Counter unit are: Normal mode (counter) and Clear Timer on Compare Match (CTC) mode (see "Modes of Operation" on page 75). 14.10.2 TCNT0L - Timer/Counter0 Register Low Byte Bit 7 6 5 4 0x32 (0x52) 3 2 1 0 TCNT0L[7:0] TCNT0L Read/Write R/W R/W R/W R/W R/W R/W R/W R/W Initial Value 0 0 0 0 0 0 0 0 The Timer/Counter0 Register Low Byte, TCNT0L, gives direct access, both for read and write operations, to the Timer/Counter unit 8-bit counter. Writing to the TCNT0L Register blocks (disables) the Compare Match on the following timer clock. Modifying the counter (TCNT0L) while the counter is running, introduces a risk of missing a Compare Match between TCNT0L and the OCR0x Registers. In 16-bit mode the TCNT0L register contains the lower part of the 16-bit Timer/Counter0 Register. 14.10.3 TCNT0H - Timer/Counter0 Register High Byte Bit 7 6 5 4 0x14 (0x34) 3 2 1 0 TCNT0H[7:0] TCNT0H Read/Write R/W R/W R/W R/W R/W R/W R/W R/W Initial Value 0 0 0 0 0 0 0 0 When 16-bit mode is selected (the TCW0 bit is set to one) the Timer/Counter Register TCNT0H combined to the Timer/Counter Register TCNT0L gives direct access, both for read and write operations, to the Timer/Counter unit 16-bit counter. To ensure that both the high and low bytes are read and written simultaneously when the CPU accesses these registers, the access is performed using an 8-bit temporary high byte register (TEMP). This temporary register is shared by all the other 16-bit registers. See "Accessing Registers in 16-bit Mode" on page 81 14.10.4 OCR0A - Timer/Counter0 Output Compare Register A Bit 7 6 5 4 0x13 (0x33) 3 2 1 0 OCR0A[7:0] OCR0A Read/Write R/W R/W R/W R/W R/W R/W R/W R/W Initial Value 0 0 0 0 0 0 0 0 The Output Compare Register A contains an 8-bit value that is continuously compared with the counter value (TCNT0L). A match can be used to generate an Output Compare interrupt. In 16-bit mode the OCR0A register contains the low byte of the 16-bit Output Compare Register. To ensure that both the high and the low bytes are written simultaneously when the CPU writes to these registers, the access is performed using an 8-bit temporary high byte register (TEMP). This temporary register is shared by all the other 16-bit registers. See "Accessing Registers in 16-bit Mode" on page 81. 14.10.5 OCR0B - Timer/Counter0 Output Compare Register B Bit 7 6 5 4 0x12 (0x32) 3 2 1 0 OCR0B[7:0] OCR0B Read/Write R/W R/W R/W R/W R/W R/W R/W R/W Initial Value 0 0 0 0 0 0 0 0 The Output Compare Register B contains an 8-bit value that is continuously compared with the counter value (TCNT0L in 8-bit mode and TCNTH in 16-bit mode). A match can be used to generate an Output Compare interrupt. 86 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 In 16-bit mode the OCR0B register contains the high byte of the 16-bit Output Compare Register. To ensure that both the high and the low bytes are written simultaneously when the CPU writes to these registers, the access is performed using an 8-bit temporary high byte register (TEMP). This temporary register is shared by all the other 16-bit registers. See "Accessing Registers in 16-bit Mode" on page 81. 14.10.6 TIMSK - Timer/Counter0 Interrupt Mask Register Bit 7 6 5 4 3 2 1 0 0x39 (0x59) OCIE1D OCIE1A OCIE1B OCIE0A OCIE0B TOIE1 TOIE0 TICIE0 Read/Write R/W R/W R/W R/W R/W R/W R/W R Initial Value 0 0 0 0 0 0 0 0 TIMSK * Bit 4 - OCIE0A: Timer/Counter0 Output Compare Match A Interrupt Enable When the OCIE0A bit is written to one, and the I-bit in the Status Register is set, the Timer/Counter0 Compare Match A interrupt is enabled. The corresponding interrupt is executed if a Compare Match in Timer/Counter0 occurs, i.e., when the OCF0A bit is set in the Timer/Counter 0 Interrupt Flag Register - TIFR0. * Bit 3 - OCIE0B: Timer/Counter Output Compare Match B Interrupt Enable When the OCIE0B bit is written to one, and the I-bit in the Status Register is set, the Timer/Counter Compare Match B interrupt is enabled. The corresponding interrupt is executed if a Compare Match in Timer/Counter occurs, i.e., when the OCF0B bit is set in the Timer/Counter Interrupt Flag Register - TIFR0. * Bit 1 - TOIE0: Timer/Counter0 Overflow Interrupt Enable When the TOIE0 bit is written to one, and the I-bit in the Status Register is set, the Timer/Counter0 Overflow interrupt is enabled. The corresponding interrupt is executed if an overflow in Timer/Counter0 occurs, i.e., when the TOV0 bit is set in the Timer/Counter 0 Interrupt Flag Register - TIFR0. * Bit 0 - TICIE0: Timer/Counter0, Input Capture Interrupt Enable When this bit is written to one, and the I-flag in the Status Register is set (interrupts globally enabled), the Timer/Counter1 Input Capture interrupt is enabled. The corresponding Interrupt Vector (See "Interrupts" on page 50.) is executed when the ICF0 flag, located in TIFR, is set. 87 7753F-AVR-01/11 14.10.7 TIFR - Timer/Counter0 Interrupt Flag Register Bit 7 6 5 4 3 2 1 0 0x38 (0x58) OCF1D OCF1A OCF1B OCF0A OCF0B TOV1 TOV0 ICF0 Read/Write R/W R/W R/W R/W R/W R/W R/W R Initial Value 0 0 0 0 0 0 0 0 TIFR * Bit 4- OCF0A: Output Compare Flag 0 A The OCF0A bit is set when a Compare Match occurs between the Timer/Counter0 and the data in OCR0A - Output Compare Register0. OCF0A is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, OCF0A is cleared by writing a logic one to the flag. When the I-bit in SREG, OCIE0A (Timer/Counter0 Compare Match Interrupt Enable), and OCF0A are set, the Timer/Counter0 Compare Match Interrupt is executed. The OCF0A is also set in 16-bit mode when a Compare Match occurs between the Timer/Counter and 16-bit data in OCR0B/A. The OCF0A is not set in Input Capture mode when the Output Compare Register OCR0A is used as an Input Capture Register. * Bit 3 - OCF0B: Output Compare Flag 0 B The OCF0B bit is set when a Compare Match occurs between the Timer/Counter and the data in OCR0B - Output Compare Register0 B. OCF0B is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, OCF0B is cleared by writing a logic one to the flag. When the I-bit in SREG, OCIE0B (Timer/Counter Compare B Match Interrupt Enable), and OCF0B are set, the Timer/Counter Compare Match Interrupt is executed. The OCF0B is not set in 16-bit Output Compare mode when the Output Compare Register OCR0B is used as the high byte of the 16-bit Output Compare Register or in 16-bit Input Capture mode when the Output Compare Register OCR0B is used as the high byte of the Input Capture Register. * Bit 1 - TOV0: Timer/Counter0 Overflow Flag The bit TOV0 is set when an overflow occurs in Timer/Counter0. TOV0 is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, TOV0 is cleared by writing a logic one to the flag. When the SREG I-bit, TOIE0 (Timer/Counter0 Overflow Interrupt Enable), and TOV0 are set, the Timer/Counter0 Overflow interrupt is executed. * Bits 0 - ICF0: Timer/Counter0, Input Capture Flag This flag is set when a capture event occurs on the ICP0 pin. When the Input Capture Register (ICR0) is set to be used as the TOP value, the ICF0 flag is set when the counter reaches the TOP value. ICF0 is automatically cleared when the Input Capture Interrupt Vector is executed. Alternatively, ICF0 can be cleared by writing a logic one to its bit location. 88 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 15. Timer/Counter1 Prescaler Figure 15-1 shows the Timer/Counter1 prescaler that supports two clocking modes, a synchronous clocking mode and an asynchronous clocking mode. The synchronous clocking mode uses the system clock (CK) as a clock timebase and asynchronous mode uses the fast peripheral clock (PCK) as a clock time base. The PCKE bit from the PLLCSR register enables the asynchronous mode when it is set (`1'). Figure 15-1. Timer/Counter1 Prescaler PCKE PSR1 CK T1CK T1CK/16384 T1CK/8192 T1CK/4096 T1CK/2048 T1CK/1024 T1CK/512 T1CK/256 T1CK/128 T1CK/32 T1CK/16 T1CK/8 T1CK/4 T1CK/2 T1CK 0 T1CK/64 14-bit T/C Prescaler PCK64/32MHz CS10 CS11 CS12 CS13 Timer/Counter1 Count Enable In the asynchronous clocking mode the clock selections are from PCK to PCK/16384 and stop, and in the synchronous clocking mode the clock selections are from CK to CK/16384 and stop. The clock options are described in Table 15-1 on page 91 and the Timer/Counter1 Control Register, TCCR1B. The frequency of the fast peripheral clock is 64 MHz or 32 MHz in Low Speed mode (the LSM bit in PLLCSR register is set to one). The Low Speed Mode is recommended to use when the supply voltage below 2.7 volts are used. 15.0.1 Prescaler Reset Setting the PSR1 bit in TCCR1B register resets the prescaler. It is possible to use the Prescaler Reset for synchronizing the Timer/Counter to program execution. 15.0.2 Prescaler Initialization for Asynchronous Mode To change Timer/Counter1 to the asynchronous mode follow the procedure below: 1. Enable PLL. 2. Wait 100 s for PLL to stabilize. 3. Poll the PLOCK bit until it is set. 4. Set the PCKE bit in the PLLCSR register which enables the asynchronous mode. 89 7753F-AVR-01/11 15.1 15.1.1 Register Description PLLCSR - PLL Control and Status Register Bit 7 6 5 4 3 2 1 0 0x29 (0x49) LSM - - - - PCKE PLLE PLOCK Read/Write R/W R R R R R/W R/W R Initial value 0 0 0 0 0 0 0/1 0 PLLCSR * Bit 7- LSM: Low Speed Mode The Low Speed mode is set, if the LSM bit is written to one. Then the fast peripheral clock is scaled down to 32 MHz. The Low Speed Mode must be set, if the supply voltage is below 2.7 volts, because the Timer/Counter1 is not running fast enough on low voltage levels. It is recommended that the Timer/Counter1 is stopped whenever the LSM bit is changed. Note, that LSM can not be set if PLLCLK is used as a system clock. * Bit 6:3- Res: Reserved Bits These bits are reserved bits in the ATtiny261/461/861 and always read as zero. * Bit 2- PCKE: PCK Enable The PCKE bit change the Timer/Counter1 clock source. When it is set, the asynchronous clock mode is enabled and fast 64 MHz (or 32 MHz in Low Speed Mode) PCK clock is used as a Timer/Counter1 clock source. If this bit is cleared, the synchronous clock mode is enabled, and system clock CK is used as Timer/Counter1 clock source. It is safe to set this bit only when the PLL is locked i.e the PLOCK bit is 1. Note that the PCKE bit can be set only, if the PLL has been enabled earlier. The PLL is enabled when the CKSEL fuse has been programmed to 0x0001 (the PLL clock mode is selected) or the PLLE bit has been set to one. * Bit 1- PLLE: PLL Enable When the PLLE is set, the PLL is started and if needed internal RC-oscillator is started as a PLL reference clock. If PLL is selected as a system clock source the value for this bit is always 1. * Bit 0- PLOCK: PLL Lock Detector When the PLOCK bit is set, the PLL is locked to the reference clock. The PLOCK bit should be ignored during initial PLL lock-in sequence when PLL frequency overshoots and undershoots, before reaching steady state. The steady state is obtained within 100 s. After PLL lock-in it is recommended to check the PLOCK bit before enabling PCK for Timer/Counter1. 15.1.2 TCCR1B - Timer/Counter1 Control Register B Bit 7 6 5 4 3 2 1 0 0x2F (0x4F) - PSR1 DTPS11 DTPS10 CS13 CS12 CS11 CS10 Read/Write R/W R/W R/W R/W R/W R/W R/W R/W Initial value 0 0 0 0 0 0 0 0 TCCR1B * Bit 7 - Res: Reserved Bit * Bit 6 - PSR1: Prescaler Reset Timer/Counter1 90 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 When this bit is set (one), the Timer/Counter prescaler (TCNT1 is unaffected) will be reset. The bit will be cleared by hardware after the operation is performed. Writing a zero to this bit will have no effect. This bit will always read as zero. * Bits 3:0 - CS13, CS12, CS11, CS10: Clock Select Bits 3, 2, 1, and 0 The Clock Select bits 3, 2, 1, and 0 define the prescaling source of Timer/Counter1. Table 15-1. Timer/Counter1 Prescale Select CS13 CS12 CS11 CS10 Asynchronous Clocking Mode Synchronous Clocking Mode 0 0 0 0 T/C1 stopped T/C1 stopped 0 0 0 1 PCK CK 0 0 1 0 PCK/2 CK/2 0 0 1 1 PCK/4 CK/4 0 1 0 0 PCK/8 CK/8 0 1 0 1 PCK/16 CK/16 0 1 1 0 PCK/32 CK/32 0 1 1 1 PCK/64 CK/64 1 0 0 0 PCK/128 CK/128 1 0 0 1 PCK/256 CK/256 1 0 1 0 PCK/512 CK/512 1 0 1 1 PCK/1024 CK/1024 1 1 0 0 PCK/2048 CK/2048 1 1 0 1 PCK/4096 CK/4096 1 1 1 0 PCK/8192 CK/8192 1 1 1 1 PCK/16384 CK/16384 The Stop condition provides a Timer Enable/Disable function. 91 7753F-AVR-01/11 16. Timer/Counter1 16.1 Features * * * * * * * * * 16.2 10/8-Bit Accuracy Three Independent Output Compare Units Clear Timer on Compare Match (Auto Reload) Glitch Free, Phase and Frequency Correct Pulse Width Modulator (PWM) Variable PWM Period Independent Dead Time Generators for each PWM channels Five Independent Interrupt Sources (TOV1, OCF1A, OCD1B, OCF1D, FPF1) High Speed Asynchronous and Synchronous Clocking Modes Separate Prescaler Unit Overview Timer/Counter1 is a general purpose high speed Timer/Counter module, with three independent Output Compare Units, and with PWM support. The Timer/Counter1 features a high resolution and a high accuracy usage with the lower prescaling opportunities. It can also support three accurate and high speed Pulse Width Modulators using clock speeds up to 64 MHz. In PWM mode Timer/Counter1 and the output compare registers serve as triple stand-alone PWMs with non-overlapping non-inverted and inverted outputs. Similarly, the high prescaling opportunities make this unit useful for lower speed functions or exact timing functions with infrequent actions. A simplified block diagram of the Timer/Counter1 i s s h o w n i n F ig u r e 1 6 - 1 . F o r a ct u a l p la c e m e n t o f t h e I / O p i n s , r e f e r t o " P i n o u t ATtiny261/461/861" on page 2. The device-specific I/O register and bit locations are listed in the "Register Description" on page 115. 92 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 Figure 16-1. Timer/Counter1 Block Diagram TOV1 OCF1A OCF1B OCF1D OC1A OC1A OC1B Dead Time Generator OC1B OC1D Dead Time Generator OC1D Fault_Protection Dead Time Generator OCW1A OCW1B FPNC1 FPES1 FPAC1 FPF1 WGM11 OC10E3 OC10E2 OC10E1 OC10E0 WGM10 FPEN1 OC10E4 FPIE1 T/C Control Register D (TCCR1D) OC10E5 PWM1D FOC1D COM1D0 COM1D1 COM1B0 COM1B1 COM1A0 T/C Control Register C (TCCR1C) COM1A1 CS10 CS11 CS12 CS13 PSR1 PSR! T/C Control Register B (TCCR1B) PSR1 PWM1B PWM1A FOC1B FOC1A COM1B0 COM1B1 COM1A0 T/C Control Register A (TCCR1A) FPF1 FPIE1 OCF1D OCF1B OVF1A T/C Int. Flag Register (TIFR) COM1A1 T/C Int. Mask Register (TIMSK) TOV1 OCIE1D OCIE1B TOIE1 OCIE1A OCW1D CLK Timer/Counter1 (TCNT1) COUNT Timer/Counter1 Control Logic CLEAR DIRECTION 10-Bit Comparator 10-Bit Comparator 10-Bit Comparator 10-Bit Comparator 10-Bit Output Compare Register A 10-Bit Output Compare Register B 10-Bit Output Compare Register C 10-Bit Output Compare Register D 8-Bit Output Compare Register A (OCR1A) 8-Bit Output Compare Register B (OCR1B) 8-Bit Output Compare Register C (OCR1C) 8-Bit Output Compare Register D (OCR1D) T/C Control Register D (TCCR1E) 2-Bit High Byte Register (TC1H) 8-Bit Data Bus 16.2.1 Speed The maximum speed of the Timer/Counter1 is 64 MHz. However, if a supply voltage below 2.7 volts is used, it is recommended to use the Low Speed Mode (LSM), because the Timer/Counter1 is not running fast enough on low voltage levels. In the Low Speed Mode the fast peripheral clock is scaled down to 32 MHz. For more details about the Low Speed Mode, see "PLLCSR - PLL Control and Status Register" on page 90. 16.2.2 Accuracy The Timer/Counter1 is a 10-bit Timer/Counter module that can alternatively be used as an 8-bit Timer/Counter. The Timer/Counter1 registers are basically 8-bit registers, but on top of that there is a 2-bit High Byte Register (TC1H) that can be used as a common temporary buffer to access the two MSBs of the 10-bit Timer/Counter1 registers by the AVR CPU via the 8-bit data bus, if the 10-bit accuracy is used. Whereas, if the two MSBs of the 10-bit registers are written to zero the Timer/Counter1 is working as an 8-bit Timer/Counter. When reading the low byte of any 8-bit register the two MSBs are written to the TC1H register, and when writing the low byte of any 8-bit register the two MSBs are written from the TC1H register. Special procedures must be followed when accessing the 10-bit Timer/Counter1 values via the 8-bit data bus. These procedures are described in the section "Accessing 10-Bit Registers" on page 112. 93 7753F-AVR-01/11 16.2.3 Registers The Timer/Counter (TCNT1) and Output Compare Registers (OCR1A, OCR1B, OCR1C and OCR1D) are 8-bit registers that are used as a data source to be compared with the TCNT1 contents. The OCR1A, OCR1B and OCR1D registers determine the action on the OC1A, OC1B and OC1D pins and they can also generate the compare match interrupts. The OCR1C holds the Timer/Counter TOP value, i.e. the clear on compare match value. The Timer/Counter1 High Byte Register (TC1H) is a 2-bit register that is used as a common temporary buffer to access the MSB bits of the Timer/Counter1 registers, if the 10-bit accuracy is used. Interrupt request (overflow TOV1, and compare matches OCF1A, OCF1B, OCF1D and fault protection FPF1) signals are visible in the Timer Interrupt Flag Register (TIFR) and Timer/Counter1 Control Register D (TCCR1D). The interrupts are individually masked with the Timer Interrupt Mask Register (TIMSK) and the FPIE1 bit in the Timer/Counter1 Control Register D (TCCR1D). Control signals are found in the Timer/Counter Control Registers TCCR1A, TCCR1B, TCCR1C, TCCR1D and TCCR1E. 16.2.4 Synchronization In asynchronous clocking mode the Timer/Counter1 and the prescaler allow running the CPU from any clock source while the prescaler is operating on the fast peripheral clock (PCK) having frequency of 64 MHz (or 32 MHz in Low Speed Mode). This is possible because there is a synchronization boundary between the CPU clock domain and the fast peripheral clock domain. Figure 16-2 shows Timer/Counter 1 synchronization register block diagram and describes synchronization delays in between registers. Note that all clock gating details are not shown in the figure. The Timer/Counter1 register values go through the internal synchronization registers, which cause the input synchronization delay, before affecting the counter operation. The registers TCCR1A, TCCR1B, TCCR1C, TCCR1D, OCR1A, OCR1B, OCR1C and OCR1D can be read back right after writing the register. The read back values are delayed for the Timer/Counter1 (TCNT1) register, Timer/Counter1 High Byte Register (TC1H) and flags (OCF1A, OCF1B, OCF1D and TOV1), because of the input and output synchronization. The system clock frequency must be lower than half of the PCK frequency, because the synchronization mechanism of the asynchronous Timer/Counter1 needs at least two edges of the PCK when the system clock is high. If the frequency of the system clock is too high, it is a risk that data or control values are lost. 94 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 Figure 16-2. Timer/Counter1 Synchronization Register Block Diagram 8-Bit Data Bus IO Registers Input Synchronization Registers OCR1A OCR1A_SI OCR1B OCR1B_SI OCR1C OCR1C_SI OCR1D OCR1D_SI TCCR1A TCCR1A_SI TCCR1B TCCR1B_SI TCCR1C TCCR1C_SI TCCR1D TCCR1D_SI TCNT1 TCNT1_SI TC1H TC1H_SI OCF1A OCF1A_SI Timer/Counter1 Output Synchronization Registers TCNT1_SO TC1H_SO OCF1A_SO TCNT1 TC1H OCF1A TCNT1 OCF1B_SO OCF1D_SO OCF1B OCF1B_SI OCF1D OCF1D_SI TOV1 TOV1_SI TOV1_SO OCF1B OCF1D TOV1 PCKE CK S A PCK SYNC MODE ASYNC MODE 16.2.5 S A 1/2 CK Delay ~1/2 CK Delay 1 CK Delay 1 CK Delay 1 PCK Delay 1 PCK Delay 1/2 CK Delay ~1/2 CK Delay Definitions Many register and bit references in this section are written in general form. A lower case "n" replaces the Timer/Counter number, in this case 0. A lower case "x" replaces the Output Compare Unit, in this case Compare Unit A, B, C or D. However, when using the register or bit defines in a program, the precise form must be used, i.e., TCNT1 for accessing Timer/Counter1 counter value and so on. The definitions in Table 16-1 are used extensively throughout the document. 95 7753F-AVR-01/11 Table 16-1. 16.3 Definitions BOTTOM The counter reaches the BOTTOM when it becomes 0. MAX The counter reaches its MAXimum value when it becomes 0x3FF (decimal 1023). TOP The counter reaches the TOP value (stored in the OCR1C) when it becomes equal to the highest value in the count sequence. The TOP has a value 0x0FF as default after reset. Counter Unit The main part of the Timer/Counter1 is the programmable bi-directional counter unit. Figure 16-3 shows a block diagram of the counter and its surroundings. Figure 16-3. Counter Unit Block Diagram DATA BUS TOV1 clkT1 Timer/Counter1 Count Enable (from Prescaler) count TCNT1 Control Logic clear PCKE PCK direction CK bottom top Signal description (internal signals): count TCNT1 increment or decrement enable. direction Select between increment and decrement. clear Clear TCNT1 (set all bits to zero). clkTn Timer/Counter clock, referred to as clkT1 in the following. top Signalize that TCNT1 has reached maximum value. bottom Signalize that TCNT1 has reached minimum value (zero). Depending of the mode of operation used, the counter is cleared, incremented, or decremented at each timer clock (clkT1). The timer clock is generated from an synchronous system clock or an asynchronous PLL clock using the Clock Select bits (CS13:0) and the PCK Enable bit (PCKE). When no clock source is selected (CS13:0 = 0) the timer is stopped. However, the TCNT1 value can be accessed by the CPU, regardless of whether clkT1 is present or not. A CPU write overrides (has priority over) all counter clear or count operations. The counting sequence of the Timer/Counter1 is determined by the setting of the WGM10 and PWM1x bits located in the Timer/Counter1 Control Registers (TCCR1A, TCCR1C and TCCR1D). For more details about advanced counting sequences and waveform generation, see "Modes of Operation" on page 102. The Timer/Counter Overflow Flag (TOV1) is set according to the mode of operation selected by the PWM1x and WGM10 bits. The Overflow Flag can be used for generating a CPU interrupt. 96 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 16.3.1 Counter Initialization for Asynchronous Mode To change Timer/Counter1 to the asynchronous mode follow the procedure below: 1. Enable PLL. 2. Wait 100 s for PLL to stabilize. 3. Poll the PLOCK bit until it is set. 4. Set the PCKE bit in the PLLCSR register which enables the asynchronous mode. 16.4 Output Compare Unit The comparator continuously compares TCNT1 with the Output Compare Registers (OCR1A, OCR1B, OCR1C and OCR1D). Whenever TCNT1 equals to the Output Compare Register, the comparator signals a match. A match will set the Output Compare Flag (OCF1A, OCF1B or OCF1D) at the next timer clock cycle. If the corresponding interrupt is enabled, the Output Compare Flag generates an Output Compare interrupt. The Output Compare Flag is automatically cleared when the interrupt is executed. Alternatively, the flag can be cleared by software by writing a logical one to its I/O bit location. The Waveform Generator uses the match signal to generate an output according to operating mode set by the PWM1x, WGM10 and Compare Output mode (COM1x1:0) bits. The top and bottom signals are used by the Waveform Generator for handling the special cases of the extreme values in some modes of operation (See "Modes of Operation" on page 102.). Figure 16-4 shows a block diagram of the Output Compare unit. Figure 16-4. Output Compare Unit, Block Diagram 8-BIT DATA BUS OCRnx TCnH 10-BIT OCRnx = TCNTn 10-BIT TCNTn (10-bit Comparator) OCFnx (Int. Req.) TOP BOTTOM PWMnx Waveform Generator FOCn WGM10 COMnX1:0 OCWnx The OCR1x Registers are double buffered when using any of the Pulse Width Modulation (PWM) modes. For the normal mode of operation, the double buffering is disabled. The double buffering synchronizes the update of the OCR1x Compare Registers to either top or bottom of the counting sequence. The synchronization prevents the occurrence of odd-length, non-symmetrical PWM pulses, thereby making the output glitch-free. See Figure 16-5 for an example. 97 7753F-AVR-01/11 During the time between the write and the update operation, a read from OCR1A, OCR1B, OCR1C or OCR1D will read the contents of the temporary location. This means that the most recently written value always will read out of OCR1A, OCR1B, OCR1C or OCR1D. Figure 16-5. Effects of Unsynchronized OCR Latching Compare Value changes Counter Value Compare Value Output Compare Waveform OCWnx Synchronized WFnx Latch Compare Value changes Counter Value Compare Value Unsynchronized WFnx Latch Glitch Output Compare Waveform OCWnx 16.4.1 Force Output Compare In non-PWM waveform generation modes, the match output of the comparator can be forced by writing a one to the Force Output Compare (FOC1x) bit. Forcing Compare Match will not set the OCF1x Flag or reload/clear the timer, but the Waveform Output (OCW1x) will be updated as if a real Compare Match had occurred (the COM1x1:0 bits settings define whether the Waveform Output (OCW1x) is set, cleared or toggled). 16.4.2 Compare Match Blocking by TCNT1 Write All CPU write operations to the TCNT1 Register will block any Compare Match that occur in the next timer clock cycle, even when the timer is stopped. This feature allows OCR1x to be initialized to the same value as TCNT1 without triggering an interrupt when the Timer/Counter clock is enabled. 16.4.3 Using the Output Compare Unit Since writing TCNT1 in any mode of operation will block all Compare Matches for one timer clock cycle, there are risks involved when changing TCNT1 when using the Output Compare Unit, independently of whether the Timer/Counter is running or not. If the value written to TCNT1 equals the OCR1x value, the Compare Match will be missed, resulting in incorrect waveform generation. Similarly, do not write the TCNT1 value equal to BOTTOM when the counter is down-counting. The setup of the Waveform Output (OCW1x) should be performed before setting the Data Direction Register for the port pin to output. The easiest way of setting the OCW1x value is to use the Force Output Compare (FOC1x) strobe bits in Normal mode. The OC1x keeps its value even when changing between Waveform Generation modes. Be aware that the COM1x1:0 bits are not double buffered together with the compare value. Changing the COM1x1:0 bits will take effect immediately. 98 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 16.5 Dead Time Generator The Dead Time Generator is provided for the Timer/Counter1 PWM output pairs to allow driving external power control switches safely. The Dead Time Generator is a separate block that can be used to insert dead times (non-overlapping times) for the Timer/Counter1 complementary output pairs OC1x and OC1x when the PWM mode is enabled and the COM1x1:0 bits are set to "01". The sharing of tasks is as follows: the Waveform Generator generates the Waveform Output (OCW1x) and the Dead Time Generator generates the non-overlapping PWM output pair from the Waveform Output. Three Dead Time Generators are provided, one for each PWM output. The non-overlap time is adjustable and the PWM output and it's complementary output are adjusted separately, and independently for both PWM outputs. Figure 16-6. Output Compare Unit, Block Diagram top bottom OCWnx Waveform Generator WGM10 COMnx CK or PCK CLOCK OCnx pin OCnx OCnx pin Dead Time Generator FOCn PWMnx OCnx DTPSn DTnH DTnL The Dead Time Generation is based on the 4-bit down counters that count the dead time, as shown in Figure 16-7. There is a dedicated prescaler in front of the Dead Time Generator that can divide the Timer/Counter1 clock (PCK or CK) by 1, 2, 4 or 8. This provides for large range of dead times that can be generated. The prescaler is controlled by two control bits DTPS11..10. The block has also a rising and falling edge detector that is used to start the dead time counting period. Depending on the edge, one of the transitions on the rising edges, OC1x or OC1x is delayed until the counter has counted to zero. The comparator is used to compare the counter with zero and stop the dead time insertion when zero has been reached. The counter is loaded with a 4-bit DT1H or DT1L value from DT1 I/O register, depending on the edge of the Waveform Output (OCW1x) when the dead time insertion is started. The Output Compare Output are delayed by one timer clock cycle at minimum from the Waveform Output when the Dead Time is adjusted to zero. The outputs OC1x and OC1x are inverted, if the PWM Inversion Mode bit PWM1X is set. This will also cause both outputs to be high during the dead time. Figure 16-7. Dead Time Generator PWM1X Comparator OCnx TCCRnB Register 4 Bit Counter OCnx DTnL Clock Control DTnH Dead Time Prescaler DTPSn CK or PCK CLOCK PWM1X DTn I/O Register OCWnx DATA BUS (8-bit) 99 7753F-AVR-01/11 The length of the counting period is user adjustable by selecting the dead time prescaler setting by using the DTPS11:10 control bits, and selecting then the dead time value in I/O register DT1. The DT1 register consists of two 4-bit fields, DT1H and DT1L that control the dead time periods of the PWM output and its' complementary output separately in terms of the number of prescaled dead time generator clock cycles. Thus the rising edge of OC1x and OC1x can have different dead time periods as the tnon-overlap / rising edge is adjusted by the 4-bit DT1H value and the tnon-overlap / falling edge is adjusted by the 4-bit DT1L value. Figure 16-8. The Complementary Output Pair, COM1x1:0 = 1 OCWnx OCnx OCnx (COMnx = 1) tnon-overlap/rising edge 16.6 tnon-overlap/falling edge Compare Match Output Unit The Compare Output Mode (COM1x1:0) bits have two functions. The Waveform Generator uses the COM1x1:0 bits for defining the inverted or non-inverted Waveform Output (OCW1x) at the next Compare Match. Also, the COM1x1:0 bits control the OC1x and OC1x pin output source. Figure 16-9 shows a simplified schematic of the logic affected by the COM1x1:0 bit setting. The I/O Registers, I/O bits, and I/O pins in the figure are shown in bold. Only the parts of the general I/O Port Control Registers (DDR and PORT) that are affected by the COM1x1:0 bits are shown. In Normal Mode (non-PWM) the Dead Time Generator is disabled and it is working like a synchronizer: the Output Compare (OC1x) is delayed from the Waveform Output (OCW1x) by one timer clock cycle. Whereas in Fast PWM Mode and in Phase and Frequency Correct PWM Mode when the COM1x1:0 bits are set to "01" both the non-inverted and the inverted Output Compare output are generated, and an user programmable Dead Time delay is inserted for these complementary output pairs (OC1x and OC1x). The functionality in PWM modes is similar to Normal mode when any other COM1x1:0 bit setup is used. When referring to the OC1x state, the reference is for the Output Compare output (OC1x) from the Dead Time Generator, not the OC1x pin. If a system reset occur, the OC1x is reset to "0". The general I/O port function is overridden by the Output Compare (OC1x / OC1x) from the Dead Time Generator if either of the COM1x1:0 bits are set. However, the OC1x pin direction (input or output) is still controlled by the Data Direction Register (DDR) for the port pin. The Data Direction Register bit for the OC1x and OC1x pins (DDR_OC1x and DDR_OC1x) must be set as output before the OC1x and OC1x values are visible on the pin. The port override function is independent of the Output Compare mode. The design of the Output Compare Pin Configuration logic allows initialization of the OC1x state before the output is enabled. Note that some COM1x1:0 bit settings are reserved for certain modes of operation. For Output Compare Pin Configurations refer to Table 16-2 on page 103, Table 16-3 on page 105, Table 16-4 on page 107, and Table 16-5 on page 109. 100 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 Figure 16-9. Compare Match Output Unit, Schematic WGM11 clkI/O OC1OE3:2 D COM1A1:0 Q Output Compare Pin Configuration PORTB0 0 1 D 0 DDRB0 D Q PORTB1 OC1A PIN 1 Q OCW1A clkTn Dead Time Generator A Q Q OC1A 1 OC1A OC1A PIN 0 D Q WGM11 DDRB1 OC1OE3:2 COM1B1:0 D Output Compare Pin Configuration Q PORTB2 2 1 1 OC1B PIN DATA BUS 0 D Q 0 DDRB2 OC1B OCW1B D Q PORTB3 clkTn Dead Time Generator B 1 Q Q 1 OC1B OC1B PIN 0 0 D Q WGM11 DDRB3 OC1OE5:4 COM1D1:0 D Output Compare Pin Configuration Q PORTB4 2 1 1 OC1D PIN 0 D Q 0 DDRB4 OC1D OCW1D D Q PORTB5 clkTn Dead Time Generator B Q Q OC1D 1 1 OC1D PIN 0 0 D Q DDRB5 101 7753F-AVR-01/11 16.6.1 16.7 Compare Output Mode and Waveform Generation The Waveform Generator uses the COM1x1:0 bits differently in Normal mode and PWM modes. For all modes, setting the COM1x1:0 = 0 tells the Waveform Generator that no action on the OCW1x Output is to be performed on the next Compare Match. For compare output actions in the non-PWM modes refer to Table 16-6 on page 115. For fast PWM mode, refer to Table 16-7 on page 115, and for the Phase and Frequency Correct PWM refer to Table 16-8 on page 116. A change of the COM1x1:0 bits state will have effect at the first Compare Match after the bits are written. For non-PWM modes, the action can be forced to have immediate effect by using the FOC1x strobe bits. Modes of Operation The mode of operation, i.e., the behavior of the Timer/Counter and the Output Compare pins, is defined by the combination of the Waveform Generation mode (bits PWM1x and WGM10) and Compare Output mode (COM1x1:0) bits. The Compare Output mode bits do not affect the counting sequence, while the Waveform Generation mode bits do. The COM1x1:0 bits control whether the PWM output generated should be inverted, non-inverted or complementary. For non-PWM modes the COM1x1:0 bits control whether the output should be set, cleared, or toggled at a Compare Match. 16.7.1 Normal Mode The simplest mode of operation is the Normal mode (PWM1x = 0), the counter counts from BOTTOM to TOP (defined as OCR1C) then restarts from BOTTOM. The OCR1C defines the TOP value for the counter, hence also its resolution, and allows control of the Compare Match output frequency. In toggle Compare Output Mode the Waveform Output (OCW1x) is toggled at Compare Match between TCNT1 and OCR1x. In non-inverting Compare Output Mode the Waveform Output is cleared on the Compare Match. In inverting Compare Output Mode the Waveform Output is set on Compare Match. The timing diagram for the Normal mode is shown in Figure 16-10. The counter value (TCNT1) that is shown as a histogram in the timing diagram is incremented until the counter value matches the TOP value. The counter is then cleared at the following clock cycle The diagram includes the Waveform Output (OCW1x) in toggle Compare Mode. The small horizontal line marks on the TCNT1 slopes represent Compare Matches between OCR1x and TCNT1. Figure 16-10. Normal Mode, Timing Diagram TOVn Interrupt Flag Set OCnx Interrupt Flag Set TCNTn OCWnx (COMnx=1) Period 102 1 2 3 4 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 The Timer/Counter Overflow Flag (TOV1) is set in the same clock cycle as the TCNT1 becomes zero. The TOV1 Flag in this case behaves like a 11th bit, except that it is only set, not cleared. However, combined with the timer overflow interrupt, that automatically clears the TOV1 Flag, the timer resolution can be increased by software. There are no special cases to consider in the Normal mode, a new counter value can be written anytime. The Output Compare Unit can be used to generate interrupts at some given time. Using the Output Compare to generate waveforms in Normal mode is not recommended, since this will occupy too much of the CPU time. For generating a waveform, the OCW1x output can be set to toggle its logical level on each Compare Match by setting the Compare Output mode bits to toggle mode (COM1x1:0 = 1). The OC1x value will not be visible on the port pin unless the data direction for the pin is set to output. The waveform generated will have a maximum frequency of fOC1x = fclkT1/4 when OCR1C is set to zero. The waveform frequency is defined by the following equation: f clkT1 f OC1x = ------------------------------------------2 ( 1 + OCR1C ) Resolution shows how many bit is required to express the value in the OCR1C register. It is calculated by following equation: ResolutionPWM = log2(OCR1C + 1). The Output Compare Pin configurations in Normal Mode are described in Table 16-2. Table 16-2. 16.7.2 Output Compare Pin Configurations in Normal Mode COM1x1 COM1x0 OC1x Pin OC1x Pin 0 0 Disconnected Disconnected 0 1 Disconnected OC1x 1 0 Disconnected OC1x 1 1 Disconnected OC1x Fast PWM Mode The fast Pulse Width Modulation or fast PWM mode (PWM1x = 1 and WGM10 = 0) provides a high frequency PWM waveform generation option. The fast PWM differs from the other PWM option by its single-slope operation. The counter counts from BOTTOM to TOP (defined as OCR1C) then restarts from BOTTOM. In non-inverting Compare Output mode the Waveform Output (OCW1x) is cleared on the Compare Match between TCNT1 and OCR1x and set at BOTTOM. In inverting Compare Output mode, the Waveform Output is set on Compare Match and cleared at BOTTOM. In complementary Compare Output mode the Waveform Output is cleared on the Compare Match and set at BOTTOM. Due to the single-slope operation, the operating frequency of the fast PWM mode can be twice as high as the Phase and Frequency Correct PWM mode that use dual-slope operation. This high frequency makes the fast PWM mode well suited for power regulation, rectification, and DAC applications. High frequency allows physically small sized external components (coils, capacitors), and therefore reduces total system cost. The timing diagram for the fast PWM mode is shown in Figure 16-11. The counter is incremented until the counter value matches the TOP value. The counter is then cleared at the following timer clock cycle. The TCNT1 value is in the timing diagram shown as a histogram for illustrating the single-slope operation. 103 7753F-AVR-01/11 The diagram includes the Waveform Output in non-inverted and inverted Compare Output modes. The small horizontal line marks on the TCNT1 slopes represent Compare Matches between OCR1x and TCNT1. Figure 16-11. Fast PWM Mode, Timing Diagram OCRnx Interrupt Flag Set OCRnx Update and TOVn Interrupt Flag Set TCNTn OCWnx (COMnx1:0 = 2) OCWnx (COMnx1:0 = 3) Period 1 2 3 4 5 6 7 The Timer/Counter Overflow Flag (TOV1) is set each time the counter reaches TOP. If the interrupt is enabled, the interrupt handler routine can be used for updating the compare value. In fast PWM mode, the compare unit allows generation of PWM waveforms on the OC1x pins. Setting the COM1x1:0 bits to two will produce a non-inverted PWM and setting the COM1x1:0 to three will produce an inverted PWM output. Setting the COM1x1:0 bits to one will enable complementary Compare Output mode and produce both the non-inverted (OC1x) and inverted output (OC1x). The actual value will only be visible on the port pin if the data direction for the port pin is set as output. The PWM waveform is generated by setting (or clearing) the Waveform Output (OCW1x) at the Compare Match between OCR1x and TCNT1, and clearing (or setting) the Waveform Output at the timer clock cycle the counter is cleared (changes from TOP to BOTTOM). The PWM frequency for the output can be calculated by the following equation: f clkT1 f OCnxPWM = ------------N The N variable represents the number of steps in single-slope operation. The value of N equals either to the TOP value. The extreme values for the OCR1C Register represents special cases when generating a PWM waveform output in the fast PWM mode. If the OCR1C is set equal to BOTTOM, the output will be a narrow spike for each MAX+1 timer clock cycle. Setting the OCR1C equal to MAX will result in a constantly high or low output (depending on the polarity of the output set by the COM1x1:0 bits.) A frequency (with 50% duty cycle) waveform output in fast PWM mode can be achieved by setting the Waveform Output (OCW1x) to toggle its logical level on each Compare Match (COM1x1:0 = 1). The waveform generated will have a maximum frequency of fOC1 = fclkT1/4 when OCR1C is set to three. 104 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 The general I/O port function is overridden by the Output Compare value (OC1x / OC1x) from the Dead Time Generator, if either of the COM1x1:0 bits are set and the Data Direction Register bits for the OC1X and OC1X pins are set as an output. If the COM1x1:0 bits are cleared, the actual value from the port register will be visible on the port pin. The Output Compare Pin configurations are described in Table 16-3. Table 16-3. 16.7.3 Output Compare Pin Configurations in Fast PWM Mode COM1x1 COM1x0 OC1x Pin OC1x Pin 0 0 Disconnected Disconnected 0 1 OC1x OC1x 1 0 Disconnected OC1x 1 1 Disconnected OC1x Phase and Frequency Correct PWM Mode The Phase and Frequency Correct PWM Mode (PWMx = 1 and WGM10 = 1) provides a high resolution Phase and Frequency Correct PWM waveform generation option. The Phase and Frequency Correct PWM mode is based on a dual-slope operation. The counter counts repeatedly from BOTTOM to TOP (defined as OCR1C) and then from TOP to BOTTOM. In non-inverting Compare Output Mode the Waveform Output (OCW1x) is cleared on the Compare Match between TCNT1 and OCR1x while upcounting, and set on the Compare Match while down-counting. In inverting Output Compare mode, the operation is inverted. In complementary Compare Output Mode, the Waveform Output is cleared on the Compare Match and set at BOTTOM. The dual-slope operation has lower maximum operation frequency than single slope operation. However, due to the symmetric feature of the dual-slope PWM modes, these modes are preferred for motor control applications. The timing diagram for the Phase and Frequency Correct PWM mode is shown on Figure 16-12 in which the TCNT1 value is shown as a histogram for illustrating the dual-slope operation. The counter is incremented until the counter value matches TOP. When the counter reaches TOP, it changes the count direction. The TCNT1 value will be equal to TOP for one timer clock cycle. The diagram includes the Waveform Output (OCW1x) in non-inverted and inverted Compare Output Mode. The small horizontal line marks on the TCNT1 slopes represent Compare Matches between OCR1x and TCNT1. 105 7753F-AVR-01/11 Figure 16-12. Phase and Frequency Correct PWM Mode, Timing Diagram OCRnx Interrupt Flag Set OCRnx Update and TOVn Interrupt Flag Set TCNTn OCWnx (COMnx = 2) OCWnx (COMnx = 3) Period 1 3 2 The Timer/Counter Overflow Flag (TOV1) is set each time the counter reaches BOTTOM. The Interrupt Flag can be used to generate an interrupt each time the counter reaches the BOTTOM value. In the Phase and Frequency Correct PWM mode, the compare unit allows generation of PWM waveforms on the OC1x pins. Setting the COM1x1:0 bits to two will produce a non-inverted PWM and setting the COM1x1:0 to three will produce an inverted PWM output. Setting the COM1A1:0 bits to one will enable complementary Compare Output mode and produce both the non-inverted (OC1x) and inverted output (OC1x). The actual values will only be visible on the port pin if the data direction for the port pin is set as output. The PWM waveform is generated by clearing (or setting) the Waveform Output (OCW1x) at the Compare Match between OCR1x and TCNT1 when the counter increments, and setting (or clearing) the Waveform Output at Compare Match when the counter decrements. The PWM frequency for the output when using the Phase and Frequency Correct PWM can be calculated by the following equation: f clkT1 f OCnxPCPWM = ------------N The N variable represents the number of steps in dual-slope operation. The value of N equals to the TOP value. The extreme values for the OCR1C Register represent special cases when generating a PWM waveform output in the Phase and Frequency Correct PWM mode. If the OCR1C is set equal to BOTTOM, the output will be continuously low and if set equal to MAX the output will be continuously high for non-inverted PWM mode. For inverted PWM the output will have the opposite logic values. The general I/O port function is overridden by the Output Compare value (OC1x / OC1x) from the Dead Time Generator, if either of the COM1x1:0 bits are set and the Data Direction Register bits for the OC1X and OC1X pins are set as an output. If the COM1x1:0 bits are cleared, the actual value from the port register will be visible on the port pin. The configurations of the Output Compare Pins are described in Table 16-4. 106 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 Table 16-4. 16.7.4 Output Compare pin configurations in Phase and Frequency Correct PWM Mode COM1x1 COM1x0 OC1x Pin OC1x Pin 0 0 Disconnected Disconnected 0 1 OC1x OC1x 1 0 Disconnected OC1x 1 1 Disconnected OC1x PWM6 Mode The PWM6 Mode (PWM1A = 1, WGM11 = 1 and WGM10 = x) provide PWM waveform generation option e.g. for controlling Brushless DC (BLDC) motors. In the PWM6 Mode the OCR1A Register controls all six Output Compare waveforms as the same Waveform Output (OCW1A) from the Waveform Generator is used for generating all waveforms. The PWM6 Mode also provides an Output Compare Override Enable Register (OC1OE) that can be used with an instant response for disabling or enabling the Output Compare pins. If the Output Compare Override Enable bit is cleared, the actual value from the port register will be visible on the port pin. The PWM6 Mode provides two counter operation modes, a single-slope operation and a dual-slope operation. If the single-slope operation is selected (the WGM10 bit is set to 0), the counter counts from BOTTOM to TOP (defined as OCR1C) then restart from BOTTOM like in Fast PWM Mode. The PWM waveform is generated by setting (or clearing) the Waveform Output (OCW1A) at the Compare Match between OCR1A and TCNT1, and clearing (or setting) the Waveform Output at the timer clock cycle the counter is cleared (changes from TOP to BOTTOM). The Timer/Counter Overflow Flag (TOV1) is set each time the counter reaches the TOP and, if the interrupt is enabled, the interrupt handler routine can be used for updating the compare value. Whereas, if the dual-slope operation is selected (the WGM10 bit is set to 1), the counter counts repeatedly from BOTTOM to TOP (defined as OCR1C) and then from TOP to BOTTOM like in Phase and Frequency Correct PWM Mode. The PWM waveform is generated by setting (or clearing) the Waveform Output (OCW1A) at the Compare Match between OCR1A and TCNT1 when the counter increments, and clearing (or setting) the Waveform Output at the he Compare Match between OCR1A and TCNT1 when the counter decrements. The Timer/Counter Overflow Flag (TOV1) is set each time the counter reaches the BOTTOM and, if the interrupt is enabled, the interrupt handler routine can be used for updating the compare value. The timing diagram for the PWM6 Mode in single-slope operation (WGM11 = 0) when the COM1A1:0 bits are set to "10" is shown in Figure 16-13. The counter is incremented until the counter value matches the TOP value. The counter is then cleared at the following timer clock cycle. The TCNT1 value is in the timing diagram shown as a histogram for illustrating the single-slope operation. The timing diagram includes Output Compare pins OC1A and OC1A, and the corresponding Output Compare Override Enable bits (OC1OE1..OC1OE0). 107 7753F-AVR-01/11 Figure 16-13. PWM6 Mode, Single-slope Operation, Timing Diagram TCNT1 OCW1A OC1OE0 OC1A Pin OC1OE1 OC1A Pin OC1OE2 OC1B Pin OC1OE3 OC1B Pin OC1OE4 OC1D Pin OC1OE5 OC1D Pin The general I/O port function is overridden by the Output Compare value (OC1x / OC1x) from the Dead Time Generator if either of the COM1x1:0 bits are set. The Output Compare pins can also be overridden by the Output Compare Override Enable bits OC1OE5..OC1OE0. If an Override Enable bit is cleared, the actual value from the port register will be visible on the port pin and, if the Override Enable bit is set, the Output Compare pin is allowed to be connected on the port pin. The Output Compare Pin configurations are described in Table 16-5. 108 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 Table 16-5. 16.8 Output Compare Pin configurations in PWM6 Mode COM1A1 COM1A0 OC1A Pin (PB0) OC1A Pin (PB1) 0 0 Disconnected Disconnected 0 1 OC1A * OC1OE0 OC1A * OC1OE1 1 0 OC1A * OC1OE0 OC1A * OC1OE1 1 1 OC1A * OC1OE0 OC1A * OC1OE1 COM1B1 COM1B0 OC1B Pin (PB2) OC1B Pin (PB3) 0 0 Disconnected Disconnected 0 1 OC1A * OC1OE2 OC1A * OC1OE3 1 0 OC1A * OC1OE2 OC1A * OC1OE3 1 1 OC1A * OC1OE2 OC1A * OC1OE3 COM1D1 COM1D0 OC1D Pin (PB4) OC1D Pin (PB5) 0 0 Disconnected Disconnected 0 1 OC1A * OC1OE4 OC1A * OC1OE5 1 0 OC1A * OC1OE4 OC1A * OC1OE5 1 1 OC1A * OC1OE4 OC1A * OC1OE5 Timer/Counter Timing Diagrams The Timer/Counter is a synchronous design and the timer clock (clkT1) is therefore shown as a clock enable signal in the following figures. The figures include information on when Interrupt Flags are set. Figure 16-14 contains timing data for basic Timer/Counter operation. The figure shows the count sequence close to the MAX value in all modes other than Phase and Frequency Correct PWM Mode. Figure 16-15 shows the same timing data, but with the prescaler enabled, in all modes other than Phase and Frequency Correct PWM Mode. Figure 16-16 shows the setting of OCF1A, OCF1B and OCF1D in all modes, and Figure 16-17 shows the setting of TOV1 in Phase and Frequency Correct PWM Mode. Figure 16-14. Timer/Counter Timing Diagram, no Prescaling clkPCK clkTn (clkPCK/1) TCNTn TOP - 1 TOP BOTTOM BOTTOM + 1 TOVn 109 7753F-AVR-01/11 Figure 16-15. Timer/Counter Timing Diagram, with Prescaler (fclkT1/8) clkPCK clkTn (clkPCK/8) TCNTn TOP - 1 TOP BOTTOM BOTTOM + 1 TOVn Figure 16-16. Timer/Counter Timing Diagram, Setting of OCF1x, with Prescaler (fclkT1/8) clkPCK clkTn (clkPCK/8) TCNTn OCRnx - 1 OCRnx OCRnx OCRnx + 1 OCRnx + 2 OCRnx Value OCFnx Figure 16-17. Timer/Counter Timing Diagram, with Prescaler (fclkT1/8) clkPCK clkTn (clkPCK/8) TCNTn BOTTOM - 1 BOTTOM + 1 BOTTOM BOTTOM + 1 TOVn 110 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 16.9 Fault Protection Unit The Timer/Counter1 incorporates a Fault Protection unit that can disable the PWM output pins, if an external event is triggered. The external signal indicating an event can be applied via the external interrupt INT0 pin or alternatively, via the analog-comparator unit. The Fault Protection unit is illustrated by the block diagram shown in Figure 16-18. The elements of the block diagram that are not directly a part of the Fault Protection unit are gray shaded. Figure 16-18. Fault Protection Unit Block Diagram Fault_Protection (Int. Req.) + - ACO* Analog Comparator FPAC1 FPNC1 Noise Canceler FPES1 FPEN1 Edge Detector Timer/Counter1 INT0 When the Fault Protection mode is enabled by the Fault Protection Enable (FPEN1) bit and a change of the logic level (an event) occurs on the external interrupt pin (INT0), alternatively on the Analog Comparator output (ACO), and this change confirms to the setting of the edge detector, a Fault Protection mode will be triggered. When a Fault Protection is triggered, the COM1x bits are cleared, Output Comparators are disconnected from the PWM output pins and the PORTB register bits are connected on the PWM output pins. The Fault Protection Enable (FPEN1) is automatically cleared at the same system clock as the COM1nx bits are cleared. If the Fault Protection Interrupt Enable bit (FPIE1) is set, a Fault Protection interrupt is generated and the FPEN1 bit is cleared. Alternatively the FPEN1 bit can be polled by software to figure out when the Timer/Counter has entered to Fault Protection mode. 16.9.1 Fault Protection Trigger Source The main trigger source for the Fault Protection unit is the external interrupt pin (INT0). Alternatively the Analog Comparator output can be used as trigger source for the Fault Protection unit. The Analog Comparator is selected as trigger source by setting the Fault Protection Analog Comparator (FPAC1) bit in the Timer/Counter1 Control Register (TCCR1D). Be aware that changing trigger source can trigger a Fault Protection mode. Therefore it is recommended to clear the FPF1 flag after changing trigger source, setting edge detector or enabling the Fault Protection. Both the external interrupt pin (INT0) and the Analog Comparator output (ACO) inputs are sampled using the same technique as for the T0 pin (Figure 13-1 on page 70). The edge detector is also identical. However, when the noise canceler is enabled, additional logic is inserted before the edge detector, which increases the delay by four system clock cycles. An Input Capture can also be triggered by software by controlling the port of the INT0 pin. 16.9.2 Noise Canceler The noise canceler improves noise immunity by using a simple digital filtering scheme. The noise canceler input is monitored over four samples, and all four must be equal for changing the output that in turn is used by the edge detector. The noise canceler is enabled by setting the Fault Protection Noise Canceler (FPNC1) bit in Timer/Counter1 Control Register D (TCCR1D). When enabled the noise canceler introduces additional four system clock cycles of delay from a change applied to the input. The noise canceler uses the system clock and is therefore not affected by the prescaler. 111 7753F-AVR-01/11 16.10 Accessing 10-Bit Registers If 10-bit values are written to the TCNT1 and OCR1A/B/C/D registers, the 10-bit registers can be byte accessed by the AVR CPU via the 8-bit data bus using two read or write operations. The 10-bit registers have a common 2-bit Timer/Counter1 High Byte Register (TC1H) that is used for temporary storing of the two MSBs of the 10-bit access. The same TC1H register is shared between all 10-bit registers. Accessing the low byte triggers the 10-bit read or write operation. When the low byte of a 10-bit register is written by the CPU, the high byte stored in the TC1H register, and the low byte written are both copied into the 10-bit register in the same clock cycle. When the low byte of a 10-bit register is read by the CPU, the high byte of the 10-bit register is copied into the TC1H register in the same clock cycle as the low byte is read. To do a 10-bit write, the high byte must be written to the TC1H register before the low byte is written. For a 10-bit read, the low byte must be read before the high byte. The following code examples show how to access the 10-bit timer registers assuming that no interrupts updates the TC1H register. The same principle can be used directly for accessing the OCR1A/B/C/D registers. Assembly Code Example ... ; Set TCNT1 to 0x01FF ldi r17,0x01 ldi r16,0xFF out TC1H,r17 out TCNT1,r16 ; Read TCNT1 into r17:r16 in r16,TCNT1 in r17,TC1H ... C Code Example unsigned int i; ... /* Set TCNT1 to 0x01FF */ TC1H = 0x01; TCNT1 = 0xFF; /* Read TCNT1 into i */ i = TCNT1; i |= ((unsigned int)TC1H << 8); ... Note: 1. The example code assumes that the part specific header file is included. For I/O registers located in extended I/O map, "IN", "OUT", "SBIS", "SBIC", "CBI", and "SBI" instructions must be replaced with instructions that allow access to extended I/O. Typically "LDS" and "STS" combined with "SBRS", "SBRC", "SBR", and "CBR". The assembly code example returns the TCNT1 value in the r17:r16 register pair. 112 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 It is important to notice that accessing 10-bit registers are atomic operations. If an interrupt occurs between the two instructions accessing the 10-bit register, and the interrupt code updates the TC1H register by accessing the same or any other of the 10-bit timer registers, then the result of the access outside the interrupt will be corrupted. Therefore, when both the main code and the interrupt code update the TC1H register, the main code must disable the interrupts during the 16-bit access. The following code examples show how to do an atomic read of the TCNT1 register contents. Reading any of the OCR1A/B/C/D registers can be done by using the same principle. Assembly Code Example TIM1_ReadTCNT1: ; Save global interrupt flag in r18,SREG ; Disable interrupts cli ; Read TCNT1 into r17:r16 in r16,TCNT1 in r17,TC1H ; Restore global interrupt flag out SREG,r18 ret C Code Example unsigned int TIM1_ReadTCNT1( void ) { unsigned char sreg; unsigned int i; /* Save global interrupt flag */ sreg = SREG; /* Disable interrupts */ _CLI(); /* Read TCNT1 into i */ i = TCNT1; i |= ((unsigned int)TC1H << 8); /* Restore global interrupt flag SREG = sreg; return i; } Note: 1. The example code assumes that the part specific header file is included. For I/O registers located in extended I/O map, "IN", "OUT", "SBIS", "SBIC", "CBI", and "SBI" instructions must be replaced with instructions that allow access to extended I/O. Typically "LDS" and "STS" combined with "SBRS", "SBRC", "SBR", and "CBR". The assembly code example returns the TCNT1 value in the r17:r16 register pair. 113 7753F-AVR-01/11 The following code examples show how to do an atomic write of the TCNT1 register contents. Writing any of the OCR1A/B/C/D registers can be done by using the same principle. Assembly Code Example TIM1_WriteTCNT1: ; Save global interrupt flag in r18,SREG ; Disable interrupts cli ; Set TCNT1 to r17:r16 out TC1H,r17 out TCNT1,r16 ; Restore global interrupt flag out SREG,r18 ret C Code Example void TIM1_WriteTCNT1( unsigned int i ) { unsigned char sreg; unsigned int i; /* Save global interrupt flag */ sreg = SREG; /* Disable interrupts */ _CLI(); /* Set TCNT1 to i */ TC1H = (i >> 8); TCNT1 = (unsigned char)i; /* Restore global interrupt flag */ SREG = sreg; } Note: 1. The example code assumes that the part specific header file is included. For I/O registers located in extended I/O map, "IN", "OUT", "SBIS", "SBIC", "CBI", and "SBI" instructions must be replaced with instructions that allow access to extended I/O. Typically "LDS" and "STS" combined with "SBRS", "SBRC", "SBR", and "CBR". The assembly code example requires that the r17:r16 register pair contains the value to be written to TCNT1. 16.10.1 114 Reusing the temporary high byte register If writing to more than one 10-bit register where the high byte is the same for all registers written, then the high byte only needs to be written once. However, note that the same rule of atomic operation described previously also applies in this case. ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 16.11 Register Description 16.11.1 TCCR1A - Timer/Counter1 Control Register A Bit 7 6 5 4 3 2 1 0 0x30 (0x50) COM1A1 COM1A0 COM1B1 COM1B0 FOC1A FOC1B PWM1A PWM1B Read/Write R/W R/W R/W R/W W W R/W R/W Initial value 0 0 0 0 0 0 0 0 TCCR1A * Bits 7,6 - COM1A1, COM1A0: Comparator A Output Mode, Bits 1 and 0 These bits control the behavior of the Waveform Output (OCW1A) and the connection of the Output Compare pin (OC1A). If one or both of the COM1A1:0 bits are set, the OC1A output overrides the normal port functionality of the I/O pin it is connected to. The complementary OC1B output is connected only in PWM modes when the COM1A1:0 bits are set to "01". Note that the Data Direction Register (DDR) bit corresponding to the OC1A and OC1A pins must be set in order to enable the output driver. The function of the COM1A1:0 bits depends on the PWM1A, WGM10 and WGM11 bit settings. Table 16-6 shows the COM1A1:0 bit functionality when the PWM1A bit is set to Normal Mode (non-PWM). Table 16-6. COM1A1..0 Compare Output Mode, Normal Mode (non-PWM) OCW1A Behavior OC1A Pin OC1A Pin Disconnected Disconnected 00 Normal port operation. 01 Toggle on Compare Match. Connected Disconnected 10 Clear on Compare Match. Connected Disconnected 11 Set on Compare Match. Connected Disconnected Table 16-7 shows the COM1A1:0 bit functionality when the PWM1A, WGM10 and WGM11 bits are set to fast PWM mode. Table 16-7. COM1A1..0 Compare Output Mode, Fast PWM Mode OCW1A Behavior OC1A OC1A Disconnected Disconnected 00 Normal port operation. 01 Cleared on Compare Match. Set when TCNT1 = 0x000. Connected Connected 10 Cleared on Compare Match. Set when TCNT1 = 0x000. Connected Disconnected 11 Set on Compare Match. Cleared when TCNT1 = 0x000. Connected Disconnected 115 7753F-AVR-01/11 Table 16-8 shows the COM1A1:0 bit functionality when the PWM1A, WGM10 and WGM11 bits are set to Phase and Frequency Correct PWM Mode. Table 16-8. COM1A1..0 Compare Output Mode, Phase and Frequency Correct PWM Mode OCW1A Behavior OC1A Pin OC1A Pin Disconnected Disconnected 00 Normal port operation. 01 Cleared on Compare Match when up-counting. Set on Compare Match when down-counting. Connected Connected 10 Cleared on Compare Match when up-counting. Set on Compare Match when down-counting. Connected Disconnected 11 Set on Compare Match when up-counting. Cleared on Compare Match when down-counting. Connected Disconnected Table 16-9 shows the COM1A1:0 bit functionality when the PWM1A, WGM10 and WGM11 bits are set to single-slope PWM6 Mode. In the PWM6 Mode the same Waveform Output (OCW1A) is used for generating all waveforms and the Output Compare values OC1A and OC1A are connected on the all OC1x and OC1x pins as described below. Table 16-9. COM1A1..0 Compare Output Mode, Single-Slope PWM6 Mode OCW1A Behavior OC1x Pin OC1x Pin Disconnected Disconnected 00 Normal port operation. 01 Cleared on Compare Match. Set when TCNT1 = 0x000. OC1A OC1A 10 Cleared on Compare Match. Set when TCNT1 = 0x000. OC1A OC1A 11 Set on Compare Match. Cleared when TCNT1 = 0x000. OC1A OC1A Table 16-10 shows the COM1A1:0 bit functionality when the PWM1A, WGM10 and WGM11 bits are set to dual-slope PWM6 Mode.I Table 16-10. Compare Output Mode, Dual-Slope PWM6 Mode COM1A1..0 OCW1A Behavior OC1x Pin OC1x Pin Disconnected Disconnected 00 Normal port operation. 01 Cleared on Compare Match when up-counting. Set on Compare Match when down-counting. OC1A OC1A 10 Cleared on Compare Match when up-counting. Set on Compare Match when down-counting. OC1A OC1A 11 Set on Compare Match when up-counting. Cleared on Compare Match when down-counting. OC1A OC1A * Bits 5,4 - COM1B1, COM1B0: Comparator B Output Mode, Bits 1 and 0 These bits control the Behavior of the Waveform Output (OCW1B) and the connection of the Output Compare pin (OC1B). If one or both of the COM1B1:0 bits are set, the OC1B output overrides the normal port functionality of the I/O pin it is connected to. The complementary OC1B output is connected only in PWM modes when the COM1B1:0 bits are set to "01". 116 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 Note that the Data Direction Register (DDR) bit corresponding to the OC1B pin must be set in order to enable the output driver. The function of the COM1B1:0 bits depends on the PWM1B and WGM10 bit settings. Table 16-11 shows the COM1B1:0 bit functionality when the PWM1B bit is set to Normal Mode (non-PWM). Table 16-11. Compare Output Mode, Normal Mode (non-PWM) COM1B1..0 OCW1B Behavior OC1B Pin OC1B Pin Disconnected Disconnected 00 Normal port operation. 01 Toggle on Compare Match. Connected Disconnected 10 Clear on Compare Match. Connected Disconnected 11 Set on Compare Match. Connected Disconnected Table 16-12 shows the COM1B1:0 bit functionality when the PWM1B and WGM10 bits are set to Fast PWM Mode. Table 16-12. Compare Output Mode, Fast PWM Mode COM1B1..0 OCW1B Behavior OC1B Pin OC1B Pin Disconnected Disconnected 00 Normal port operation. 01 Cleared on Compare Match. Set when TCNT1 = 0x000. Connected Connected 10 Cleared on Compare Match. Set when TCNT1 = 0x000. Connected Disconnected 11 Set on Compare Match. Cleared when TCNT1 = 0x000. Connected Disconnected Table 16-13 shows the COM1B1:0 bit functionality when the PWM1B and WGM10 bits are set to Phase and Frequency Correct PWM Mode. Table 16-13. Compare Output Mode, Phase and Frequency Correct PWM Mode COM1B1..0 OCW1B Behavior OC1B Pin OC1B Pin Disconnected Disconnected 00 Normal port operation. 01 Cleared on Compare Match when up-counting. Set on Compare Match when down-counting. Connected Connected 10 Cleared on Compare Match when up-counting. Set on Compare Match when down-counting. Connected Disconnected 11 Set on Compare Match when up-counting. Cleared on Compare Match when down-counting. Connected Disconnected * Bit 3 - FOC1A: Force Output Compare Match 1A The FOC1A bit is only active when the PWM1A bit specify a non-PWM mode. Writing a logical one to this bit forces a change in the Waveform Output (OCW1A) and the Output Compare pin (OC1A) according to the values already set in COM1A1 and COM1A0. If COM1A1 and COM1A0 written in the same cycle as FOC1A, the new settings will be used. The Force Output Compare bit can be used to change the output pin value regardless of the timer value. 117 7753F-AVR-01/11 The automatic action programmed in COM1A1 and COM1A0 takes place as if a compare match had occurred, but no interrupt is generated. The FOC1A bit is always read as zero. * Bit 2 - FOC1B: Force Output Compare Match 1B The FOC1B bit is only active when the PWM1B bit specify a non-PWM mode. Writing a logical one to this bit forces a change in the Waveform Output (OCW1B) and the Output Compare pin (OC1B) according to the values already set in COM1B1 and COM1B0. If COM1B1 and COM1B0 written in the same cycle as FOC1B, the new settings will be used. The Force Output Compare bit can be used to change the output pin value regardless of the timer value. The automatic action programmed in COM1B1 and COM1B0 takes place as if a compare match had occurred, but no interrupt is generated. The FOC1B bit is always read as zero. * Bit 1 - PWM1A: Pulse Width Modulator A Enable When set (one) this bit enables PWM mode based on comparator OCR1A * Bit 0 - PWM1B: Pulse Width Modulator B Enable When set (one) this bit enables PWM mode based on comparator OCR1B. 16.11.2 TCCR1B - Timer/Counter1 Control Register B Bit 7 6 5 4 3 2 1 0 0x2F (0x4F) PWM1X PSR1 DTPS11 DTPS10 CS13 CS12 CS11 CS10 Read/Write R/W R/W R/W R/W R/W R/W R/W R/W Initial value 0 0 0 0 0 0 0 0 TCCR1B * Bit 7 - PWM1X: PWM Inversion Mode When this bit is set (one), the PWM Inversion Mode is selected and the Dead Time Generator outputs, OC1x and OC1x are inverted. * Bit 6 - PSR1: Prescaler Reset Timer/Counter1 When this bit is set (one), the Timer/Counter1 prescaler (TCNT1 is unaffected) will be reset. The bit will be cleared by hardware after the operation is performed. Writing a zero to this bit will have no effect. This bit will always read as zero. * Bits 5,4 - DTPS11, DTPS10: Dead Time Prescaler Bits The Timer/Counter1 Control Register B is a 8-bit read/write register. The dedicated Dead Time prescaler in front of the Dead Time Generator can divide the Timer/Counter1 clock (PCK or CK) by 1, 2, 4 or 8 providing a large range of dead times that can be generated. The Dead Time prescaler is controlled by two bits DTPS11 and DTPS10 from the Dead Time Prescaler register. These bits define the division factor of the Dead Time prescaler. The division factors are given in Table 16-14. 118 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 Table 16-14. Division factors of the Dead Time prescaler DTPS11 DTPS10 Prescaler divides the T/C1 clock by 0 0 1x (no division) 0 1 2x 1 0 4x 1 1 8x * Bits 3.. 0 - CS13, CS12, CS11, CS10: Clock Select Bits 3, 2, 1, and 0 The Clock Select bits 3, 2, 1, and 0 define the prescaling source of Timer/Counter1. Table 16-15. Timer/Counter1 Prescaler Select CS13 CS12 CS11 CS10 Asynchronous Clocking Mode Synchronous Clocking Mode 0 0 0 0 T/C1 stopped T/C1 stopped 0 0 0 1 PCK CK 0 0 1 0 PCK/2 CK/2 0 0 1 1 PCK/4 CK/4 0 1 0 0 PCK/8 CK/8 0 1 0 1 PCK/16 CK/16 0 1 1 0 PCK/32 CK/32 0 1 1 1 PCK/64 CK/64 1 0 0 0 PCK/128 CK/128 1 0 0 1 PCK/256 CK/256 1 0 1 0 PCK/512 CK/512 1 0 1 1 PCK/1024 CK/1024 1 1 0 0 PCK/2048 CK/2048 1 1 0 1 PCK/4096 CK/4096 1 1 1 0 PCK/8192 CK/8192 1 1 1 1 PCK/16384 CK/16384 The Stop condition provides a Timer Enable/Disable function. 16.11.3 TCCR1C - Timer/Counter1 Control Register C Bit 0x27 (0x47) 7 6 5 4 COM1A1S COM1A0S COM1B1S COM1B0S 3 2 1 0 COM1D1 COM1D0 FOC1D PWM1D Read/Write R/W R/W R/W R/W R/W R/W R/W R/W Initial value 0 0 0 0 0 0 0 0 TCCR1C * Bits 7,6 - COM1A1S, COM1A0S: Comparator A Output Mode, Bits 1 and 0 These bits are the shadow bits of the COM1A1 and COM1A0 bits that are described in the section "TCCR1A - Timer/Counter1 Control Register A" on page 115. 119 7753F-AVR-01/11 * Bits 5,4 - COM1B1S, COM1B0S: Comparator B Output Mode, Bits 1 and 0 These bits are the shadow bits of the COM1A1 and COM1A0 bits that are described in the section "TCCR1A - Timer/Counter1 Control Register A" on page 115. * Bits 3,2 - COM1D1, COM1D0: Comparator D Output Mode, Bits 1 and 0 These bits control the Behavior of the Waveform Output (OCW1D) and the connection of the Output Compare pin (OC1D). If one or both of the COM1D1:0 bits are set, the OC1D output overrides the normal port functionality of the I/O pin it is connected to. The complementary OC1D output is connected only in PWM modes when the COM1D1:0 bits are set to "01". Note that the Data Direction Register (DDR) bit corresponding to the OC1D pin must be set in order to enable the output driver. The function of the COM1D1:0 bits depends on the PWM1D and WGM10 bit settings. Table 16-16 shows the COM1D1:0 bit functionality when the PWM1D bit is set to a Normal Mode (non-PWM). Table 16-16. Compare Output Mode, Normal Mode (non-PWM) COM1D1..0 OCW1D Behavior OC1D Pin OC1D Pin Disconnected Disconnected 00 Normal port operation. 01 Toggle on Compare Match. Connected Disconnected 10 Clear on Compare Match. Connected Disconnected 11 Set on Compare Match. Connected Disconnected Table 16-17 shows the COM1D1:0 bit functionality when the PWM1D and WGM10 bits are set to Fast PWM Mode. Table 16-17. Compare Output Mode, Fast PWM Mode COM1D1..0 OCW1D Behavior OC1D Pin OC1D Pin Disconnected Disconnected 00 Normal port operation. 01 Cleared on Compare Match. Set when TCNT1 = 0x000. Connected Connected 10 Cleared on Compare Match. Set when TCNT1 = 0x000. Connected Disconnected 11 Set on Compare Match. Clear when TCNT1 = 0x000. Connected Disconnected Table 16-18 on page 121 shows the COM1D1:0 bit functionality when the PWM1D and WGM10 bits are set to Phase and Frequency Correct PWM Mode. 120 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 Table 16-18. Compare Output Mode, Phase and Frequency Correct PWM Mode COM1D1..0 OCW1D Behavior OC1D Pin OC1D Pin Disconnected Disconnected 00 Normal port operation. 01 Cleared on Compare Match when up-counting. Set on Compare Match when down-counting. Connected Connected 10 Cleared on Compare Match when up-counting. Set on Compare Match when down-counting. Connected Disconnected 11 Set on Compare Match when up-counting. Cleared on Compare Match when down-counting. Connected Disconnected * Bit 1 - FOC1D: Force Output Compare Match 1D The FOC1D bit is only active when the PWM1D bit specify a non-PWM mode. Writing a logical one to this bit forces a change in the Waveform Output (OCW1D) and the Output Compare pin (OC1D) according to the values already set in COM1D1 and COM1D0. If COM1D1 and COM1D0 written in the same cycle as FOC1D, the new settings will be used. The Force Output Compare bit can be used to change the output pin value regardless of the timer value. The automatic action programmed in COM1D1 and COM1D0 takes place as if a compare match had occurred, but no interrupt is generated. The FOC1D bit is always read as zero. * Bit 0 - PWM1D: Pulse Width Modulator D Enable When set (one) this bit enables PWM mode based on comparator OCR1D. 16.11.4 TCCR1D - Timer/Counter1 Control Register D Bit 7 6 5 4 3 2 1 0 0x26 (0x46) FPIE1 FPEN1 FPNC1 FPES1 FPAC1 FPF1 WGM11 WGM10 Read/Write R/W R/W R/W R/W R/W R/W R/W R/W Initial value 0 0 0 0 0 0 0 0 TCCR1D * Bit 7 - FPIE1: Fault Protection Interrupt Enable Setting this bit (to one) enables the Fault Protection Interrupt. * Bit 6- FPEN1: Fault Protection Mode Enable Setting this bit (to one) activates the Fault Protection Mode. * Bit 5 - FPNC1: Fault Protection Noise Canceler Setting this bit activates the Fault Protection Noise Canceler. When the noise canceler is activated, the input from the Fault Protection Pin (INT0) is filtered. The filter function requires four successive equal valued samples of the INT0 pin for changing its output. The Fault Protection is therefore delayed by four Oscillator cycles when the noise canceler is enabled. * Bit 4 - FPES1: Fault Protection Edge Select This bit selects which edge on the Fault Protection pin (INT0) is used to trigger a fault event. When the FPES1 bit is written to zero, a falling (negative) edge is used as trigger, and when the FPES1 bit is written to one, a rising (positive) edge will trigger the fault. 121 7753F-AVR-01/11 * Bit 3 - FPAC1: Fault Protection Analog Comparator Enable When written logic one, this bit enables the Fault Protection function in Timer/Counter1 to be triggered by the Analog Comparator. The comparator output is in this case directly connected to the Fault Protection front-end logic, making the comparator utilize the noise canceler and edge select features of the Timer/Counter1 Fault Protection interrupt. When written logic zero, no connection between the Analog Comparator and the Fault Protection function exists. To make the comparator trigger the Timer/Counter1 Fault Protection interrupt, the FPIE1 bit in the Timer/Counter1 Control Register D (TCCR1D) must be set. * Bit 2- FPF1: Fault Protection Interrupt Flag When the FPIE1 bit is set (one), the Fault Protection Interrupt is enabled. Activity on the pin will cause an interrupt request even, if the Fault Protection pin is configured as an output. The corresponding interrupt of Fault Protection Interrupt Request is executed from the Fault Protection Interrupt Vector. The bit FPF1 is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, FPF1 is cleared after a synchronization clock cycle by writing a logical one to the flag. When the SREG I-bit, FPIE1 and FPF1 are set, the Fault Interrupt is executed. * Bits 1:0 - WGM11, WGM10: Waveform Generation Mode Bits This bit associated with the PWMx bits control the counting sequence of the counter, the source for type of waveform generation to be used, see Table 16-19. Modes of operation supported by the Timer/Counter1 are: Normal mode (counter), Fast PWM Mode, Phase and Frequency Correct PWM and PWM6 Modes. Table 16-19. Waveform Generation Mode Bit Description PWM1x 16.11.5 WGM11..10 Timer/Counter Mode of Operation TOP Update of OCR1x at TOV1 Flag Set on 0 xx Normal OCR1C Immediate TOP 1 00 Fast PWM OCR1C TOP TOP 1 01 Phase and Frequency Correct PWM OCR1C BOTTOM BOTTOM 1 10 PWM6 / Single-slope OCR1C TOP TOP 1 11 PWM6 / Dual-slope OCR1C BOTTOM BOTTOM TCCR1E - Timer/Counter1 Control Register E Bit 7 6 5 4 3 2 1 0 0x00 (0x20) - - OC1OE5 OC1OE4 OC1OE3 OC1OE2 OC1OE1 OC1OE0 Read/Write R R R/W R/W R/W R/W R/W R/W Initial value 0 0 0 0 0 0 0 0 TCCR1E * Bits 7:6 - Res: Reserved Bits These bits are reserved bits in the ATtiny261/461/861 and always reads as zero. * Bits 5:0 - OC1OE5:OC1OE0: Output Compare Override Enable Bits These bits are the Output Compare Override Enable bits that are used to connect or disconnect the Output Compare Pins in PWM6 Modes with an instant response on the corresponding Output Compare Pins. 122 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 The actual value from the port register will be visible on the port pin, when the Output Compare Override Enable Bit is cleared. Table 16-20 shows the Output Compare Override Enable Bits and their corresponding Output Compare pins. Table 16-20. Output Compare Override Enable Bits vs. Output Compare Pins 16.11.6 OC1OE0 OC1OE1 OC1OE2 OC1OE3 OC1OE4 OC1OE5 OC1A (PB0) OC1A (PB1) OC1B (PB2) OC1B (PB3) OC1D (PB4) OC1D (PB5) TCNT1 - Timer/Counter1 Bit 7 6 5 4 3 2 1 0 0x2E (0x4E) MSB LSB Read/Write R/W R/W R/W R/W R/W R/W R/W R/W Initial value 0 0 0 0 0 0 0 0 TCNT1 This 8-bit register contains the value of Timer/Counter1. The Timer/Counter1 is realized as a 10-bit up/down counter with read and write access. Due to synchronization of the CPU, Timer/Counter1 data written into Timer/Counter1 is delayed by one and half CPU clock cycles in synchronous mode and at most one CPU clock cycles for asynchronous mode. When a 10-bit accuracy is preferred, special procedures must be followed for accessing the 10-bit TCNT1 register via the 8-bit AVR data bus. These procedures are described in section "Accessing 10-Bit Registers" on page 112. Alternatively the Timer/Counter1 can be used as an 8-bit Timer/Counter. Note that the Timer/Counter1 always starts counting up after writing the TCNT1 register. 16.11.7 TC1H - Timer/Counter1 High Byte Bit 7 6 5 4 3 2 1 0 0x25 (0x45) - - - - - - TC19 TC18 Read/Write R R R R R R R/W R/W Initial value 0 0 0 0 0 0 0 0 TC1H The temporary Timer/Counter1 register is an 2-bit read/write register. * Bits 7:2 - Res: Reserved Bits These bits are reserved bits in the ATtiny261/461/861 and always reads as zero. * Bits 1:0 - TC19, TC18: Two MSB bits of the 10-bit accesses If 10-bit accuracy is used, the Timer/Counter1 High Byte Register (TC1H) is used for temporary storing the MSB bits (TC19, TC18) of the 10-bit accesses. The same TC1H register is shared between all 10-bit registers within the Timer/Counter1. Note that special procedures must be followed when accessing the 10-bit TCNT1 register via the 8-bit AVR data bus. These procedures are described in section "Accessing 10-Bit Registers" on page 112. 123 7753F-AVR-01/11 16.11.8 OCR1A - Timer/Counter1 Output Compare Register A Bit 7 6 5 4 3 2 1 0 0x2D (0x4D) MSB LSB Read/Write R/W R/W R/W R/W R/W R/W R/W R/W Initial value 0 0 0 0 0 0 0 0 OCR1A The output compare register A is an 8-bit read/write register. The Timer/Counter Output Compare Register A contains data to be continuously compared with Timer/Counter1. Actions on compare matches are specified in TCCR1A. A compare match does only occur if Timer/Counter1 counts to the OCR1A value. A software write that sets TCNT1 and OCR1A to the same value does not generate a compare match. A compare match will set the compare interrupt flag OCF1A after a synchronization delay following the compare event. Note that, if 10-bit accuracy is used special procedures must be followed when accessing the internal 10-bit Output Compare Registers via the 8-bit AVR data bus. These procedures are described in section "Accessing 10-Bit Registers" on page 112. 16.11.9 OCR1B - Timer/Counter1 Output Compare Register B Bit 7 6 5 4 3 2 1 0 0x2C (0x4C) MSB LSB Read/Write R/W R/W R/W R/W R/W R/W R/W R/W Initial value 0 0 0 0 0 0 0 0 OCR1B The output compare register B is an 8-bit read/write register. The Timer/Counter Output Compare Register B contains data to be continuously compared with Timer/Counter1. Actions on compare matches are specified in TCCR1. A compare match does only occur if Timer/Counter1 counts to the OCR1B value. A software write that sets TCNT1 and OCR1B to the same value does not generate a compare match. A compare match will set the compare interrupt flag OCF1B after a synchronization delay following the compare event. Note that, if 10-bit accuracy is used special procedures must be followed when accessing the internal 10-bit Output Compare Registers via the 8-bit AVR data bus. These procedures are described in section "Accessing 10-Bit Registers" on page 112. 16.11.10 OCR1C - Timer/Counter1 Output Compare Register C Bit 7 6 5 4 3 2 1 0 0x2B (0x4B) MSB LSB Read/Write R/W R/W R/W R/W R/W R/W R/W R/W Initial value 1 1 1 1 1 1 1 1 OCR1C The output compare register C is an 8-bit read/write register. The Timer/Counter Output Compare Register C contains data to be continuously compared with Timer/Counter1, and a compare match will clear TCNT1. This register has the same function in Normal mode and PWM modes. 124 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 Note that, if a smaller value than three is written to the Output Compare Register C, the value is automatically replaced by three as it is a minimum value allowed to be written to this register. Note that, if 10-bit accuracy is used special procedures must be followed when accessing the internal 10-bit Output Compare Registers via the 8-bit AVR data bus. These procedures are described in section "Accessing 10-Bit Registers" on page 112. 16.11.11 OCR1D - Timer/Counter1 Output Compare Register D Bit 7 6 5 4 3 2 1 0 0x2A (0x4A) MSB LSB Read/Write R/W R/W R/W R/W R/W R/W R/W R/W Initial value 0 0 0 0 0 0 0 0 OCR1D The output compare register D is an 8-bit read/write register. The Timer/Counter Output Compare Register D contains data to be continuously compared with Timer/Counter1. Actions on compare matches are specified in TCCR1A. A compare match does only occur if Timer/Counter1 counts to the OCR1D value. A software write that sets TCNT1 and OCR1D to the same value does not generate a compare match. A compare match will set the compare interrupt flag OCF1D after a synchronization delay following the compare event. Note that, if 10-bit accuracy is used special procedures must be followed when accessing the internal 10-bit Output Compare Registers via the 8-bit AVR data bus. These procedures are described in section "Accessing 10-Bit Registers" on page 112. 16.11.12 TIMSK - Timer/Counter1 Interrupt Mask Register Bit 7 6 5 4 3 2 1 0 0x39 (0x59) OCIE1D OCIE1A OCIE1B OCIE0A OCIE0B TOIE1 TOIE0 TICIE0 Read/Write R/W R/W R/W R/W R/W R/W R/W R/W Initial value 0 0 0 0 0 0 0 0 TIMSK * Bit 7- OCIE1D: Timer/Counter1 Output Compare Interrupt Enable When the OCIE1D bit is set (one) and the I-bit in the Status Register is set (one), the Timer/Counter1 Compare MatchD, interrupt is enabled. The corresponding interrupt at vector $010 is executed if a compare matchD occurs. The Compare Flag in Timer/Counter1 is set (one) in the Timer/Counter Interrupt Flag Register. * Bit 6 - OCIE1A: Timer/Counter1 Output Compare Interrupt Enable When the OCIE1A bit is set (one) and the I-bit in the Status Register is set (one), the Timer/Counter1 Compare MatchA, interrupt is enabled. The corresponding interrupt at vector $003 is executed if a compare matchA occurs. The Compare Flag in Timer/Counter1 is set (one) in the Timer/Counter Interrupt Flag Register. * Bit 5 - OCIE1B: Timer/Counter1 Output Compare Interrupt Enable When the OCIE1B bit is set (one) and the I-bit in the Status Register is set (one), the Timer/Counter1 Compare MatchB, interrupt is enabled. The corresponding interrupt at vector $009 is executed if a compare matchB occurs. The Compare Flag in Timer/Counter1 is set (one) in the Timer/Counter Interrupt Flag Register. 125 7753F-AVR-01/11 * Bit 2 - TOIE1: Timer/Counter1 Overflow Interrupt Enable When the TOIE1 bit is set (one) and the I-bit in the Status Register is set (one), the Timer/Counter1 Overflow interrupt is enabled. The corresponding interrupt (at vector $004) is executed if an overflow in Timer/Counter1 occurs. The Overflow Flag (Timer1) is set (one) in the Timer/Counter Interrupt Flag Register - TIFR. 16.11.13 TIFR - Timer/Counter1 Interrupt Flag Register Bit 7 6 5 4 3 2 1 0 0x38 (0x58) OCF1D OCF1A OCF1B OCF0A OCF0B TOV1 TOV0 ICF0 Read/Write R/W R/W R/W R/W R/W R/W R/W R/W Initial value 0 0 0 0 0 0 0 0 TIFR * Bit 7- OCF1D: Output Compare Flag 1D The OCF1D bit is set (one) when compare match occurs between Timer/Counter1 and the data value in OCR1D - Output Compare Register 1D. OCF1D is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, OCF1D is cleared, after synchronization clock cycle, by writing a logic one to the flag. When the I-bit in SREG, OCIE1D, and OCF1D are set (one), the Timer/Counter1 D compare match interrupt is executed. * Bit 6 - OCF1A: Output Compare Flag 1A The OCF1A bit is set (one) when compare match occurs between Timer/Counter1 and the data value in OCR1A - Output Compare Register 1A. OCF1A is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, OCF1A is cleared, after synchronization clock cycle, by writing a logic one to the flag. When the I-bit in SREG, OCIE1A, and OCF1A are set (one), the Timer/Counter1 A compare match interrupt is executed. * Bit 5 - OCF1B: Output Compare Flag 1B The OCF1B bit is set (one) when compare match occurs between Timer/Counter1 and the data value in OCR1B - Output Compare Register 1A. OCF1B is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, OCF1B is cleared, after synchronization clock cycle, by writing a logic one to the flag. When the I-bit in SREG, OCIE1B, and OCF1B are set (one), the Timer/Counter1 B compare match interrupt is executed. * Bit 2 - TOV1: Timer/Counter1 Overflow Flag In Normal Mode and Fast PWM Mode the TOV1 bit is set (one) each time the counter reaches TOP at the same clock cycle when the counter is reset to BOTTOM. In Phase and Frequency Correct PWM Mode the TOV1 bit is set (one) each time the counter reaches BOTTOM at the same clock cycle when zero is clocked to the counter. The bit TOV1 is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, TOV1 is cleared, after synchronization clock cycle, by writing a logical one to the flag. When the SREG I-bit, and TOIE1 (Timer/Counter1 Overflow Interrupt Enable), and TOV1 are set (one), the Timer/Counter1 Overflow interrupt is executed. 126 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 16.11.14 DT1 - Timer/Counter1 Dead Time Value Bit 7 6 5 4 3 2 1 0 0x24 (0x44) DT1H3 DT1H2 DT1H1 DT1H0 DT1L3 DT1L2 DT1L1 DT1L0 Read/Write R/W R/W R/W R/W R/W R/W R/W R/W Initial value 0 0 0 0 0 0 0 0 DT1 The dead time value register is an 8-bit read/write register. The dead time delay of all Timer/Counter1 channels are adjusted by the dead time value register, DT1. The register consists of two fields, DT1H3..0 and DT1L3..0, one for each complementary output. Therefore a different dead time delay can be adjusted for the rising edge of OC1x and the rising edge of OC1x. * Bits 7:4- DT1H3:DT1H0: Dead Time Value for OC1x Output The dead time value for the OC1x output. The dead time delay is set as a number of the prescaled timer/counter clocks. The minimum dead time is zero and the maximum dead time is the prescaled time/counter clock period multiplied by 15. * Bits 3:0- DT1L3:DT1L0: Dead Time Value for OC1x Output The dead time value for the OC1x output. The dead time delay is set as a number of the prescaled timer/counter clocks. The minimum dead time is zero and the maximum dead time is the prescaled time/counter clock period multiplied by 15. 127 7753F-AVR-01/11 17. USI - Universal Serial Interface 17.1 Features * * * * * * 17.2 Two-wire Synchronous Data Transfer (Master or Slave) Three-wire Synchronous Data Transfer (Master or Slave) Data Received Interrupt Wakeup from Idle Mode In Two-wire Mode: Wake-up from All Sleep Modes, Including Power-down Mode Two-wire Start Condition Detector with Interrupt Capability Overview The Universal Serial Interface, or USI, provides the basic hardware resources needed for serial communication. Combined with a minimum of control software, the USI allows significantly higher transfer rates and uses less code space than solutions based on software only. Interrupts are included to minimize the processor load. A simplified block diagram of the USI is shown on Figure 17-1. For the actual placement of I/O pins, refer to "Pinout ATtiny261/461/861" on page 2. CPU accessible I/O Registers, including I/O bits and I/O pins, are shown in bold. The device-specific I/O Register and bit locations are listed in the "Register Descriptions" on page 135. Figure 17-1. Universal Serial Interface, Block Diagram D DO Q (Output only) LE (Input/ Open Drain)) Bit0 Bit7 DI/ SDA 3 2 USIDR 1 0 TIM0 COMP 4-bit Counter USIDC USIPF USIOIF USISIF DATA BUS USIBR 3 2 0 1 1 0 [1] USISR USCK/ SCL (Input/ Open Drain)) CLOCK HOLD Two-wire Clock Control Unit USITC USICLK USICS0 USICS1 USIWM0 USIWM1 USIOIE USISIE 2 USICR 128 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 The 8-bit USI Data Register is directly accessible via the data bus and contains the incoming and outgoing data. The register has no buffering so the data must be read as quickly as possible to ensure that no data is lost. The USI Data Register is a serial shift register and the most significant bit that is the output of the serial shift register is connected to one of two output pins depending of the wire mode configuration. A transparent latch is inserted between the USI Data Register Output and output pin, which delays the change of data output to the opposite clock edge of the data input sampling. The serial input is always sampled from the Data Input (DI) pin independent of the configuration. The 4-bit counter can be both read and written via the data bus, and can generate an overflow interrupt. Both the USI Data Register and the counter are clocked simultaneously by the same clock source. This allows the counter to count the number of bits received or transmitted and generate an interrupt when the transfer is complete. Note that when an external clock source is selected the counter counts both clock edges. In this case the counter counts the number of edges, and not the number of bits. The clock can be selected from three different sources: The USCK pin, Timer/Counter0 Compare Match or from software. The Two-wire clock control unit can generate an interrupt when a start condition is detected on the Two-wire bus. It can also generate wait states by holding the clock pin low after a start condition is detected, or after the counter overflows. 17.3 17.3.1 Functional Descriptions Three-wire Mode The USI Three-wire mode is compliant to the Serial Peripheral Interface (SPI) mode 0 and 1, but does not have the slave select (SS) pin functionality. However, this feature can be implemented in software if necessary. Pin names used by this mode are: DI, DO, and USCK. Figure 17-2. Three-wire Mode Operation, Simplified Diagram DO DI Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 USCK SLAVE DO DI Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 USCK PORTxn MASTER 129 7753F-AVR-01/11 Figure 17-2 shows two USI units operating in Three-wire mode, one as Master and one as Slave. The two USI Data Register are interconnected in such way that after eight USCK clocks, the data in each register are interchanged. The same clock also increments the USI's 4-bit counter. The Counter Overflow (interrupt) Flag, or USIOIF, can therefore be used to determine when a transfer is completed. The clock is generated by the Master device software by toggling the USCK pin via the PORT Register or by writing a one to the USITC bit in USICR. Figure 17-3. Three-wire Mode, Timing Diagram CYCLE 1 (Reference) 2 3 4 5 6 7 8 USCK USCK DO MSB DI MSB A B C 6 5 4 3 2 1 LSB 6 5 4 3 2 1 LSB D E The Three-wire mode timing is shown in Figure 17-3. At the top of the figure is a USCK cycle reference. One bit is shifted into the USI Data Register (USIDR) for each of these cycles. The USCK timing is shown for both external clock modes. In External Clock mode 0 (USICS0 = 0), DI is sampled at positive edges, and DO is changed (Data Register is shifted by one) at negative edges. External Clock mode 1 (USICS0 = 1) uses the opposite edges versus mode 0, i.e., samples data at negative and changes the output at positive edges. The USI clock modes corresponds to the SPI data mode 0 and 1. Referring to the timing diagram (Figure 17-3.), a bus transfer involves the following steps: 1. The Slave device and Master device sets up its data output and, depending on the protocol used, enables its output driver (mark A and B). The output is set up by writing the data to be transmitted to the USI Data Register. Enabling of the output is done by setting the corresponding bit in the port Data Direction Register. Note that point A and B does not have any specific order, but both must be at least one half USCK cycle before point C where the data is sampled. This must be done to ensure that the data setup requirement is satisfied. The 4-bit counter is reset to zero. 2. The Master generates a clock pulse by software toggling the USCK line twice (C and D). The bit value on the slave and master's data input (DI) pin is sampled by the USI on the first edge (C), and the data output is changed on the opposite edge (D). The 4-bit counter will count both edges. 3. Step 2. is repeated eight times for a complete register (byte) transfer. 4. After eight clock pulses (i.e., 16 clock edges) the counter will overflow and indicate that the transfer is completed. The data bytes transferred must now be processed before a new transfer can be initiated. The overflow interrupt will wake up the processor if it is set to Idle mode. Depending of the protocol used the slave device can now set its output to high impedance. 130 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 17.3.2 SPI Master Operation Example The following code demonstrates how to use the USI module as a SPI Master: SPITransfer: sts USIDR,r16 ldi r16,(1< 2 CPU clock cycles for fck < 12 MHz, 3 CPU clock cycles for fck >= 12 MHz High: > 2 CPU clock cycles for fck < 12 MHz, 3 CPU clock cycles for fck >= 12 MHz 184 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 22.9.1 Serial Programming Algorithm When writing serial data to the ATtiny261/461/861, data is clocked on the rising edge of SCK. When reading data from the ATtiny261/461/861, data is clocked on the falling edge of SCK. See Figure 23-6 and Figure 23-7 for timing details. To program and verify the ATtiny261/461/861 in the Serial Programming mode, the following sequence is recommended (see four byte instruction formats in Table 22-15): 1. Power-up sequence: Apply power between VCC and GND while RESET and SCK are set to "0". In some systems, the programmer can not guarantee that SCK is held low during power-up. In this case, RESET must be given a positive pulse of at least two CPU clock cycles duration after SCK has been set to "0". 2. Wait for at least 20 ms and enable serial programming by sending the Programming Enable serial instruction to pin MOSI. 3. The serial programming instructions will not work if the communication is out of synchronization. When in sync. the second byte (0x53), will echo back when issuing the third byte of the Programming Enable instruction. Whether the echo is correct or not, all four bytes of the instruction must be transmitted. If the 0x53 did not echo back, give RESET a positive pulse and issue a new Programming Enable command. 4. The Flash is programmed one page at a time. The memory page is loaded one byte at a time by supplying the 5 LSB of the address and data together with the Load Program memory Page instruction. To ensure correct loading of the page, the data low byte must be loaded before data high byte is applied for a given address. The Program memory Page is stored by loading the Write Program memory Page instruction with the 6 MSB of the address. If polling (RDY/BSY) is not used, the user must wait at least tWD_FLASH before issuing the next page. (See Table 22-14.) Accessing the serial programming interface before the Flash write operation completes can result in incorrect programming. 5. A: The EEPROM array is programmed one byte at a time by supplying the address and data together with the appropriate Write instruction. An EEPROM memory location is first automatically erased before new data is written. If polling (RDY/BSY) is not used, the user must wait at least tWD_EEPROM before issuing the next byte. (See Table 22-14.) In a chip erased device, no 0xFFs in the data file(s) need to be programmed. B: The EEPROM array is programmed one page at a time. The Memory page is loaded one byte at a time by supplying the 2 LSB of the address and data together with the Load EEPROM Memory Page instruction. The EEPROM Memory Page is stored by loading the Write EEPROM Memory Page Instruction with the 6 MSB of the address. When using EEPROM page access only byte locations loaded with the Load EEPROM Memory Page instruction is altered. The remaining locations remain unchanged. If polling (RDY/BSY) is not used, the used must wait at least tWD_EEPROM before issuing the next page (See Table 22-8). In a chip erased device, no 0xFF in the data file(s) need to be programmed. 6. Any memory location can be verified by using the Read instruction which returns the content at the selected address at serial output MISO. 7. At the end of the programming session, RESET can be set high to commence normal operation. 8. Power-off sequence (if needed): Set RESET to "1". Turn VCC power off. 185 7753F-AVR-01/11 Table 22-14. Minimum Wait Delay Before Writing the Next Flash or EEPROM Location 22.9.2 Symbol Minimum Wait Delay tWD_FLASH 4.5 ms tWD_EEPROM 4.0 ms tWD_ERASE 4.0 ms tWD_FUSE 4.5 ms Serial Programming Instruction set Table 22-15 on page 186 and Figure 22-8 on page 187 describes the Instruction set. Table 22-15. Serial Programming Instruction Set Instruction Format Instruction/Operation Byte 1 Byte 2 Byte 3 Byte4 Programming Enable $AC $53 $00 $00 Chip Erase (Program Memory/EEPROM) $AC $80 $00 $00 Poll RDY/BSY $F0 $00 $00 data byte out Load Extended Address byte(1) $4D $00 Extended adr $00 Load Program Memory Page, High byte $48 adr MSB adr LSB high data byte in Load Program Memory Page, Low byte $40 adr MSB adr LSB low data byte in Load EEPROM Memory Page (page access) $C1 $00 0000 000aa data byte in Read Program Memory, High byte $28 adr MSB adr LSB high data byte out Read Program Memory, Low byte $20 adr MSB adr LSB low data byte out Read EEPROM Memory $A0 $00 00aa aaaa data byte out Read Lock bits $58 $00 $00 data byte out Read Signature Byte $30 $00 0000 000aa data byte out Read Fuse bits $50 $00 $00 data byte out Read Fuse High bits $58 $08 $00 data byte out Read Extended Fuse Bits $50 $08 $00 data byte out Read Calibration Byte $38 $00 $00 data byte out Write Program Memory Page $4C adr MSB adr LSB $00 Write EEPROM Memory $C0 $00 00aa aaaa data byte in Write EEPROM Memory Page (page access) $C2 $00 00aa aa00 $00 Write Lock bits $AC $E0 $00 data byte in Load Instructions Read Instructions Write Instructions 186 (6) ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 Table 22-15. Serial Programming Instruction Set (Continued) Instruction Format Instruction/Operation Byte 1 Byte 2 Byte 3 Byte4 Write Fuse bits $AC $A0 $00 data byte in Write Fuse High bits $AC $A8 $00 data byte in Write Extended Fuse Bits $AC $A4 $00 data byte in Notes: 1. 2. 3. 4. 5. 6. 7. Not all instructions are applicable for all parts. a = address Bits are programmed `0', unprogrammed `1'. To ensure future compatibility, unused Fuses and Lock bits should be unprogrammed (`1'). Refer to the corresponding section for Fuse and Lock bits, Calibration and Signature bytes and Page size. Instructions accessing program memory use a word address. This address may be random within the page range. See http://www.atmel.com/avr for Application Notes regarding programming and programmers. If the LSB in RDY/BSY data byte out is `1', a programming operation is still pending. Wait until this bit returns `0' before the next instruction is carried out. Within the same page, the low data byte must be loaded prior to the high data byte. After data is loaded to the page buffer, program the EEPROM page, see Figure 22-8 on page 187. Figure 22-8. Serial Programming Instruction Example Serial Programming Instruction Load Program Memory Page (High/Low Byte)/ Load EEPROM Memory Page (Page access) Byte 1 Bit 15 B Byte 2 Byte 3 Addr MSB Addr LSB Write Program Memory Page/ Write EEPROM Memory Page Byte 4 Byte 1 0 Page Offset Byte 2 Byte 3 Addr MSB Addr LSB Bit 15 B Byte 4 0 Page Buffer Page 0 Page 1 Page 2 Page Number Page N-1 Program Memory/ EEPROM Memory 187 7753F-AVR-01/11 23. Electrical Characteristics 23.1 Absolute Maximum Ratings* Operating Temperature..................................-55C to +125C *NOTICE: Storage Temperature .....................................-65C to +150C Voltage on any Pin except RESET with respect to Ground ...............................-0.5V to VCC+0.5V Voltage on RESET with respect to Ground..... -0.5V to +13.0V Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum Operating Voltage ............................................ 6.0V DC Current per I/O Pin ................................................ 40.0mA DC Current VCC and GND Pins................................. 200.0mA Injection Current at VCC=0V .................................... 5.0mA(1) Injection Current at VCC=5V ....................................... 1.0mA Notes: 1. Maximum current per port = 30mA 23.2 DC Characteristics TA = -40C to +125C, VCC = 2.7V to 5.5V (unless otherwise noted)(1) Symbol Parameter Condition VIL Input Low-voltage Except XTAL1 and RESET pin VIH Input High-voltage Except XTAL1 and RESET pin VIL1 Input Low-voltage XTAL1 pin, External Clock Selected VIH1 Input High-voltage XTAL1 pin, External Clock Selected Min. Typ. Max. Units -0.5 0.2VCC V 0.7VCC(3) VCC +0.5 V -0.5 0.1VCC V 0.8VCC(3) VCC +0.5 V VIL2 Input Low-voltage RESET pin -0.5 0.2VCC V VIH2 Input High-voltage RESET pin 0.9VCC(3) VCC +0.5 V VIL3 Input Low-voltage RESET pin as I/O -0.5 0.2VCC V VCC +0.5 V 0.6 0.5 V V VIH3 Input High-voltage RESET pin as I/O VOL Output Low Voltage(4) (Except Reset pin) IOL = 10mA, VCC = 5V IOL = 5mA, VCC = 3V VOH Output High-voltage(5) (Except Reset pin) IOH = -10mA, VCC = 5V IOH = -5mA, VCC = 3V IIL Input Leakage Current I/O Pin Vcc = 5.5V, pin low (absolute value) 250 nA IIH Input Leakage Current I/O Pin Vcc = 5.5V, pin high (absolute value) 250 nA RRST Reset Pull-up Resistor 30 60 k RPU I/O Pin Pull-up Resistor 20 50 k 188 0.7VCC (3) 4.3 2.5 V V ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 TA = -40C to +125C, VCC = 2.7V to 5.5V (unless otherwise noted)(1) (Continued) Symbol Parameter Condition Min. Active 4MHz, VCC = 3V(6) ATD On (6) Active 8MHz, VCC = 5V Power Supply Current ICC ATD On Units 2 mA 3.96 6 mA 7.16 10 mA Idle 4MHz, VCC = 3V(6) 0.25 0.4 mA Idle 8MHz, VCC = 5V(6) 0.96 1.2 mA 1.91 2.5 mA 4 50 A 0.12 30 A 6 75 A 0.13 45 A 10 40 mV 50 nA Idle 16MHz, VCC = 5V WDT enabled, VCC = 3V(7) (7) WDT disabled, VCC = 3V WDT enabled, VCC = 5V(7) (7) WDT disabled, VCC = 5V VACIO Analog Comparator Input Offset Voltage VCC = 5V, 0.1VCC < Vin < VCC - 100mV IACLK Analog Comparator Input Leakage Current VCC = 5V, Vin = VCC/2 Notes: Max. 1.45 Active 16MHz, VCC = 5V(6) ATD On (6) Power-down mode Typ. -50 1. All DC Characteristics contained in this data sheet are based on simulation and characterization of ATtiny261/461/861 AVR microcontrollers manufactured in a typical process technology. These values are preliminary values representing design targets, and will be updated after characterization of actual Automotive silicon. 2. "Max" means the highest value where the pin is guaranteed to be read as low. 3. "Min" means the lowest value where the pin is guaranteed to be read as high. 4. Although each I/O port can sink more than the test conditions (10mA at VCC = 5V, 5mA at VCC = 3V) under steady state conditions (non-transient), the following must be observed: 1] The sum of all IOL, for all ports, should not exceed 60mA. If IOL exceeds the test condition, VOL may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test condition. 5. Although each I/O port can source more than the test conditions (10mA at VCC = 5V, 5mA at VCC = 3V) under steady state conditions (non-transient), the following must be observed: 1] The sum of all IOH, for all ports, should not exceed 60mA. If IOH exceeds the test condition, VOH may exceed the related specification. Pins are not guaranteed to source current greater than the listed test condition. 6. Values using methods described in "Minimizing Power Consumption" on page 36. Power Reduction is enabled (PRR = 0xFF) and there is no I/O drive. 7. BOD Disabled. 189 7753F-AVR-01/11 23.3 Speed Grades Figure 23-1. Maximum Frequency vs. VCC 16MHz 8MHz Safe Operating Area 2.7V 23.4 23.4.1 4.5V 5.5V Clock Characteristics Calibrated Internal RC Oscillator Accuracy Table 23-1. Calibration Accuracy of Internal RC Oscillator Frequency Factory Calibration 8.0 MHz Notes: 1. Voltage range for ATtiny261/461/861. 23.4.2 External Clock Drive Waveforms VCC Temperature Calibration Accuracy 3V 25C 2% 2.7V to 5.5V(1) -40C to +125C 17% Figure 23-2. External Clock Drive Waveforms tCHCX tCLCH tCHCX tCHCL VIH1 VIL1 tCLCX tCLCL 190 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 23.4.3 External Clock Drive Table 23-2. External Clock Drive VCC = 2.7 - 5.5V VCC = 4.5 - 5.5V Min. Max. Min. Max. Units 0 8 0 16 MHz Symbol Parameter 1/tCLCL Clock Frequency tCLCL Clock Period 125 62.5 ns tCHCX High Time 40 20 ns tCLCX Low Time 40 tCLCH Rise Time 1.6 0.5 s tCHCL Fall Time 1.6 0.5 s tCLCL Change in period from one clock cycle to the next 2 2 % 23.5 20 ns System and Reset Characteristics Table 23-3. Symbol Reset, Brown-out and Internal Voltage Characteristics(1) Parameter Condition Minimum pulse width on RESET Pin tRST Min Typ VCC = 3V Max Units 2.5 s VHYST Brown-out Detector Hysteresis 50 mV tBOD Min Pulse Width on Brown-out Reset 2 s VBG Bandgap reference voltage VCC = 3.0V, TA = 25C tBG Bandgap reference start-up time IBG Bandgap reference current consumption Notes: 1.0 1.1 1.2 V VCC = 2.7V, TA = 25C 40 70 s VCC = 2.7V, TA = 25C 15 A 1. Values are guidelines only. Table 23-4. BODLEVEL Fuse Coding(1) BODLEVEL [2..0] Fuses Min VBOT 111 Typ VBOT Max VBOT Units BOD Disabled 110 1.68 1.8 1.92 101 2.5 2.7 2.9 100 4.0 4.3 4.6 V 011 010 001 Reserved 000 Note: 1. VBOT may be below nominal minimum operating voltage for some devices. For devices where this is the case, the device is tested down to VCC = VBOT during the production test. This guarantees that a Brown-out Reset will occur before VCC drops to a voltage where correct operation of the microcontroller is no longer guaranteed. 191 7753F-AVR-01/11 23.6 ADC Characteristics Table 23-5. Symbol ADC Characteristics, Single Ended Channels, -40C +125C Parameter Condition Resolution Single Ended Conversion 10 TUE Absolute accuracy VCC = 4V, VREF = 4V, ADC clock = 200 kHz 2.0 4.0 LSB INL Integral Non-linearity VCC = 4V,VREF = 4V, ADC clock = 200 kHz 0.6 1.8 LSB DNL Differential Non-linearity (DNL) VCC = 4V, VREF = 4V, ADC clock = 200 kHz 0.2 0.6 LSB Gain Error VCC = 4V, VREF = 4V, ADC clock = 200 kHz -5.0 -2.0 3.0 LSB Offset Error VCC = 4V, VREF = 4V, ADC clock = 200 kHz -3.5 1.2 3.5 LSB VREF External Reference Voltage Clock Frequency Min Bits AVCC V 200 kHz Analog Supply Frequency VCC - 0.3 Internal Voltage Reference 1.0 RAIN Analog Input Resistance RRef Reference Input Resistance 1.1 VCC + 0.3 V 1.2 V 100 21 After Firmware Calibration Internal VREF VCC = 3V Units 50 VINT 192 Max 2.56 AVCC Temperature Sensor Accuracy Typ 30 10 M 39 k C ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 Table 23-6. Symbol ADC Characteristics, Differential Channels, -40C +125C Parameter Resolution TUE INL DNL Absolute accuracy Integral Non-linearity Differential Non-linearity Condition Min Typ Differential conversion, gain = 1x or 8x 8 Differential conversion, gain = 20x or 32x 8 Max Units Bits Gain = 1x / 8x, BIPOLAR, VCC = 5V, VREF = 4V, ADC clock = 200 kHz 1.7 4.0 Gain = 20x / 32x, BIPOLAR, VCC = 5V, VREF = 4V, ADC clock = 200 kHz 2.0 5.0 Gain = 1x / 8x, UNIPOLAR, VCC = 5V, VREF = 4V, ADC clock = 200 kHz 2.3 5.0 Gain = 20x / 32x, UNIPOLAR, VCC = 5V, VREF = 4V, ADC clock = 200 kHz 3.0 6.0 Gain = 1x / 8x, BIPOLAR, VCC = 5V, VREF = 4V, ADC clock = 200 kHz 0.3 1.5 Gain = 20x / 32x, BIPOLAR, VCC = 5V, VREF = 4V, ADC clock = 200 kHz 0.7 3.0 Gain = 1x / 8x, UNIPOLAR, VCC = 5V, VREF = 4V, ADC clock = 200 kHz 1.0 3.0 Gain = 20x / 32x, UNIPOLAR, VCC = 5V, VREF = 4V, ADC clock = 200 kHz 2.0 6.0 Gain = 1x / 8x, BIPOLAR, VCC = 5V, VREF = 4V, ADC clock = 200 kHz 0.3 1.0 Gain = 20x / 32x, BIPOLAR, VCC = 5V, VREF = 4V, ADC clock = 200 kHz 0.4 1.2 Gain = 1x / 8x, UNIPOLAR, VCC = 5V, VREF = 4V, ADC clock = 200 kHz 0.4 1.0 Gain = 20x / 32x, UNIPOLAR, VCC = 5V, VREF = 4V, ADC clock = 200 kHz 0.8 2.5 LSB LSB LSB 193 7753F-AVR-01/11 Table 23-6. Symbol ADC Characteristics, Differential Channels, -40C +125C (Continued) Parameter Gain error Offset error VREF 194 Condition Min Typ Max Gain = 1x / 8x, BIPOLAR, VCC = 5V, VREF = 4V, ADC clock = 200 kHz -4.0 2.0 4.0 Gain = 20x / 32x, BIPOLAR, VCC = 5V, VREF = 4V, ADC clock = 200 kHz -4.0 1.4 4.0 Gain = 1x / 8x, UNIPOLAR, VCC = 5V, VREF = 4V, ADC clock = 200 kHz -5.0 -2.6 5.0 Gain = 20x / 32x, UNIPOLAR, VCC = 5V, VREF = 4V, ADC clock = 200 kHz -5.0 -0.8 5.0 Gain = 1x, VCC = 5V, VREF = 4V, ADC clock = 200 kHz -3.0 0.6 3.0 LSB AVCC-0.5 V External Reference voltage Units LSB 2.56 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 23.7 Parallel Programming Characteristics Figure 23-3. Parallel Programming Timing, Including some General Timing Requirements tXLWL XTAL1 tXHXL tDVXH tXLDX tBVPH tPLBX Data and Control (DATA, XA0, XA1/ BS2, PAGEL/BS1) tWLBX tBVWL tWLWH WR tPLWL tWLRL RDY/ BSY tWLRH Figure 23-4. Parallel Programming Timing, Loading Sequence with Timing Requirements(1) Load Address (Low Byte) Load Data (Low Byte) Load Data (High Byte) Load Address (Low Byte) tXLXH XTAL1 PAGEL/BS1 DATA ADDR0 (Low Byte) DATA (Low Byte) DATA (High Byte) ADDR1 (Low Byte) XA0 XA1/BS2 Note: 1. The timing requirements shown in Figure 23-3 (i.e., tDVXH, tXHXL, and tXLDX) also apply to loading operation. 195 7753F-AVR-01/11 Figure 23-5. Parallel Programming Timing, Reading Sequence (within the Same Page) with Timing Requirements(1) Load Address (Low Byte) Load Data (Low Byte) Read Data (High Byte) Load Address (Low Byte) tXLOL XTAL1 tBVDV PAGEL/BS1 tOLDV OE tOHDZ DATA ADDR0 (Low Byte) DATA (Low Byte) DATA (High Byte) ADDR1 (Low Byte) XA0 XA1/BS2 Note: 1. The timing requirements shown in Figure 23-3 (i.e., tDVXH, tXHXL, and tXLDX) also apply to reading operation. Table 23-7. Symbol Parameter Min VPP Programming Enable Voltage 11.5 IPP Programming Enable Current tDVXH Data and Control Valid before XTAL1 High 67 ns tXLXH XTAL1 Low to XTAL1 High 200 ns tXHXL XTAL1 Pulse Width High 150 ns tXLDX Data and Control Hold after XTAL1 Low 67 ns tXLWL XTAL1 Low to WR Low 0 ns tBVPH BS1 Valid before PAGEL High 67 ns tPHPL PAGEL Pulse Width High 150 ns tPLBX BS1 Hold after PAGEL Low 67 ns tWLBX BS2/1 Hold after WR Low 67 ns tPLWL PAGEL Low to WR Low 67 ns tBVWL BS1 Valid to WR Low 67 ns tWLWH WR Pulse Width Low 150 tWLRL WR Low to RDY/BSY Low (1) Typ Max Units 12.5 V 250 A ns 0 1 s 3.7 4.5 ms 7.5 9 ms tWLRH WR Low to RDY/BSY High tWLRH_CE WR Low to RDY/BSY High for Chip Erase(2) tXLOL XTAL1 Low to OE Low 0 tBVDV BS1 Valid to DATA valid 0 tOLDV OE Low to DATA Valid tOHDZ Notes: 196 Parallel Programming Characteristics, VCC = 5V 10% ns 250 ns 250 ns OE High to DATA Tri-stated 250 ns 1. tWLRH is valid for the Write Flash, Write EEPROM, Write Fuse bits and Write Lock bits commands. 2. tWLRH_CE is valid for the Chip Erase command. ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 23.8 Serial Programming Characteristics Figure 23-6. Serial Programming Waveforms SERIAL DATA INPUT (MOSI) MSB LSB SERIAL DATA OUTPUT (MISO) MSB LSB SERIAL CLOCK INPUT (SCK) SAMPLE Figure 23-7. Serial Programming Timing MOSI tOVSH SCK tSHOX tSLSH tSHSL MISO tSLIV Table 23-8. Serial Programming Characteristics, TA = -40C to 125C, VCC = 2.7 - 5.5V (Unless Otherwise Noted) Symbol Parameter 1/tCLCL Oscillator Frequency (ATtiny261/461/861V) Oscillator Period (ATtiny261/461/861V) tCLCL Min Typ 0 Max Units 4 MHz 250 1/tCLCL Oscillator Frequency (ATtiny261/461/861L, VCC = 2.7 - 5.5V) 0 tCLCL Oscillator Period (ATtiny261/461/861L, VCC = 2.7 5.5V) 100 ns 10 MHz ns Oscillator Frequency (ATtiny261/461/861, VCC = 4.5V - 5.5V) 0 tCLCL Oscillator Period (ATtiny261/461/861, VCC = 4.5V 5.5V) 50 ns tSHSL SCK Pulse Width High 2 tCLCL* ns tSLSH SCK Pulse Width Low 2 tCLCL* ns tOVSH MOSI Setup to SCK High tCLCL ns tSHOX MOSI Hold after SCK High 2 tCLCL ns tSLIV SCK Low to MISO Valid 1/tCLCL Note: TBD 16 TBD TBD MHz ns 1. 2 tCLCL for fck < 12 MHz, 3 tCLCL for fck >= 12 MHz 197 7753F-AVR-01/11 24. Typical Characteristics The data contained in this section is largely based on simulations and characterization of similar devices in the same process and design methods. These values are preliminary values representing design targets, and will be updated after characterization of actual Automotive silicon. Thus, the data should be treated as indications of how the part will behave. The following charts show typical behavior. These figures are not tested during manufacturing. All current consumption measurements are performed with all I/O pins configured as inputs and with internal pull-ups enabled. A sine wave generator with rail-to-rail output is used as clock source. The power consumption in Power-down mode is independent of clock selection. The current consumption is a function of several factors such as: operating voltage, operating frequency, loading of I/O pins, switching rate of I/O pins, code executed and ambient temperature. The dominating factors are operating voltage and frequency. The current drawn from capacitive loaded pins may be estimated (for one pin) as CL*VCC*f where CL = load capacitance, VCC = operating voltage and f = average switching frequency of I/O pin. The parts are characterized at frequencies higher than test limits. Parts are not guaranteed to function properly at frequencies higher than the ordering code indicates. The difference between current consumption in Power-down mode with Watchdog Timer enabled and Power-down mode with Watchdog Timer disabled represents the differential current drawn by the Watchdog Timer. Unless otherwise specified the data contained in this chapter are for -40C to +85C. 24.1 Active Supply Current Figure 24-1. Active Supply Current vs. Low Frequency (0.1 - 1.0 MHz) 198 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 Figure 24-2. Active Supply Current vs. Frequency (1 - 16 MHz) 24.2 Idle Supply Current Figure 24-3. Idle Supply Current vs. Frequency (1 - 16 MHz) 199 7753F-AVR-01/11 24.3 Supply Current of I/O modules The tables and formulas below can be used to calculate the additional current consumption for the different I/O modules in Active and Idle mode. The enabling or disabling of the I/O modules are controlled by the Power Reduction Register. See "PRR - Power Reduction Register" on page 38 for details. Table 24-1. PRR bit Additional Current Consumption for the different I/O modules (absolute values) Typical numbers VCC = 2V, F = 1MHz VCC = 3V, F = 4MHz VCC = 5V, F = 8MHz PRTIM1 65 uA 423 uA 1787 uA PRTIM0 7 uA 39 uA 165 uA PRUSI 5 uA 25 uA 457 uA PRADC 18 uA 111 uA 102 uA Table 24-2. Additional Current Consumption (percentage) in Active and Idle mode PRR bit Additional Current consumption compared to Active with external clock (see Figure 24-1 on page 198 and Figure 24-2 on page 199) Additional Current consumption compared to Idle with external clock PRTIM1 26.9% 103.7% PRTIM0 2.6% 10.0% PRUSI 1.7% 6.5% PRADC 7.1% 27.3% It is possible to calculate the typical current consumption based on the numbers from Table 24-1 for other VCC and frequency settings than listed in Table 24-2. 24.3.1 Example Calculate the expected current consumption in idle mode with TIMER0, ADC, and USI enabled at VCC = 2.0V and F = 1MHz. From Table 24-2, third column, we see that we need to add 10% for the TIMER0, 27.3% for the ADC, and 6.5% for the USI module. Reading from Figure 24-3 on page 199, we find that the idle current consumption is ~0,085 mA at VCC = 2.0V and F=1MHz. The total current consumption in idle mode with TIMER0, ADC, and USI enabled, gives: I CC total 0,085mA * ( 1 + 0,10 + 0,273 + 0,065 ) 0,122mA 200 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 24.4 Power-down Supply Current Figure 24-4. Power-down Supply Current vs. VCC (Watchdog Timer Disabled) Figure 24-5. Power-down Supply Current vs. VCC (Watchdog Timer Enabled) 201 7753F-AVR-01/11 24.5 Pin Pull-up Figure 24-6. I/O Pin pull-up Resistor Current vs. Input Voltage (VCC = 5V) Figure 24-7. Reset Pull-up Resistor Current vs. Reset Pin Voltage (VCC = 5V) 202 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 24.6 Pin Driver Strength Figure 24-8. I/O Pin Output Voltage vs. Sink Current (VCC = 3V) Figure 24-9. I/O Pin Output Voltage vs. Sink Current (VCC = 5V) 203 7753F-AVR-01/11 Figure 24-10. I/O Pin Output Voltage vs. Source Current (VCC = 3V) Figure 24-11. I/O Pin Output Voltage vs. Source Current (VCC = 5V) 24.7 Pin Threshold and Hysteresis Figure 24-12. I/O Pin Input Threshold Voltage vs. VCC (VIH, I/O Pin Read as `1') 204 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 Figure 24-13. I/O Pin Input Threshold Voltage vs. VCC (VIL, I/O Pin Read as `0') Figure 24-14. Reset Input Threshold Voltage vs. VCC (VIH, Reset Read as `1') Figure 24-15. Reset Input Threshold Voltage vs. VCC (VIL, Reset Read as `0') 205 7753F-AVR-01/11 24.8 BOD Threshold and Analog Comparator Offset Figure 24-16. BOD Threshold vs. Temperature (BOD Level is 4.3V) Figure 24-17. BOD Threshold vs. Temperature (BOD Level is 2.7V) Figure 24-18. BOD Threshold vs. Temperature (BOD Level is 1.8V) 206 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 24.9 Internal Oscillator Speed Figure 24-19. Watchdog Oscillator Frequency vs. Temperature Figure 24-20. Calibrated 8.0 MHz RC Oscillator Frequency vs. Temperature 207 7753F-AVR-01/11 25. Register Summary Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Page 0x3F (0x5F) SREG I T H S V N Z C page 11 0x3E (0x5E) SPH - - - - - SP10 SP9 SP8 page 13 0x3D (0x5D) SPL SP7 SP6 SP5 SP4 SP3 SP2 SP1 SP0 page 13 0x3C (0x5C) Reserved 0x3B (0x5B) GIMSK INT1 INT0 PCIE1 PCIE0 - - - - page 53 0x3A (0x5A) GIFR INTF1 INTF0 PCIF - - - - - page 53 0x39 (0x59) TIMSK OCIE1D OCIE1A OCIE1B OCIE0A OCIE0B TOIE1 TOIE0 TICIE0 page 87, page 125 0x38 (0x58) TIFR OCF1D OCF1A OCF1B OCF0A OCF0B TOV1 TOV0 ICF0 page 88, page 126 0x37 (0x57) SPMCSR - - SIGRD CTPB RFLB PGWRT PGERS SPMEN page 170 0x36 (0x56) PRR PRTIM1 PRTIM0 PRUSI PRADC page 36 0x35 (0x55) MCUCR - PUD SE SM1 SM0 - ISC01 ISC00 page 38, page 69, page 52 0x34 (0x54) MCUSR - - - - WDRF BORF EXTRF PORF page 46, 0x33 (0x53) TCCR0B - - - TSM PSR0 CS02 CS01 CS00 page 71 0x32 (0x52) TCNT0L Timer/Counter0 Counter Register Low Byte 0x31 (0x51) OSCCAL Oscillator Calibration Register 0x30 (0x50) TCCR1A COM1A1 COM1A0 COM1B1 PWM1X PSR1 DTPS11 - page 86 page 32 COM1B0 FOC1A FOC1B PWM1A PWM1B page 115 DTPS10 CS13 CS12 CS11 CS10 page 170 0x2F (0x4F) TCCR1B 0x2E (0x4E) TCNT1 Timer/Counter1 Counter Register page 123 0x2D (0x4D) OCR1A Timer/Counter1 Output Compare Register A page 124 0x2C (0x4C) OCR1B Timer/Counter1 Output Compare Register B page 124 0x2B (0x4B) OCR1C Timer/Counter1 Output Compare Register C page 124 0x2A (0x4A) OCR1D Timer/Counter1 Output Compare Register D 0x29 (0x49) PLLCSR LSM 0x28 (0x48) CLKPR CLKPCE 0x27 (0x47) TCCR1C COM1A1S COM1A0S COM1B1S 0x26 (0x46) TCCR1D FPIE1 FPEN1 FPNC1 0x25 (0x45) TC1H 0x24 (0x44) DT1 DT1H3 DT1H2 DT1H1 DT1H0 DT1L3 0x23 (0x43) PCMSK0 PCINT7 PCINT6 PCINT5 PCINT4 0x22 (0x42) PCMSK1 PCINT15 PCINT14 PCINT13 0x21 (0x41) WDTCR WDIF WDIE WDP3 0x20 (0x40) DWDR 0x1F (0x3F) EEARH 0x1E (0x3E) EEARL 0x1D (0x3D) EEDR 0x1C (0x3C) EECR - - EEPM1 EEPM0 0x1B (0x3B) PORTA PORTA7 PORTA6 PORTA5 0x1A (0x3A) DDRA DDA7 DDA6 0x19 (0x39) PINA PINA7 0x18 (0x38) PORTB 0x17 (0x37) page 125 PCKE PLLE PLOCK CLKPS3 CLKPS2 CLKPS1 CLKPS0 page 33 COM1B0S COM1D1 COM1D0 FOC1D PWM1D page 119 FPES1 FPAC1 FPF1 WGM11 WGM10 page 121 TC19 TC18 page 123 DT1L2 DT1L1 DT1L0 page 127 PCINT3 PCINT2 PCINT1 PCINT0 page 54 PCINT12 PCINT11 PCINT10 PCINT9 PCINT8 page 54 WDCE WDE WDP2 WDP1 WDP0 page 46 DWDR[7:0] EEAR7 EEAR6 EEAR5 EEAR4 EEAR3 page 90 page 36 EEAR8 page 22 page 22 EEAR2 EEAR1 EEAR0 EERIE EEMPE EEPE EERE page 23 PORTA4 PORTA3 PORTA2 PORTA1 PORTA0 page 69 DDA5 DDA4 DDA3 DDA2 DDA1 DDA0 page 69 PINA6 PINA5 PINA4 PINA3 PINA2 PINA1 PINA0 page 69 PORTB7 PORTB6 PORTB5 PORTB4 PORTB3 PORTB2 PORTB1 PORTB0 page 69 DDRB DDB7 DDB6 DDB5 DDB4 DDB3 DDB2 DDB1 DDB0 page 69 0x16 (0x36) PINB PINB7 PINB6 PINB5 PINB4 PINB3 PINB2 PINB1 PINB0 page 69 0x15 (0x35) TCCR0A TCW0 ICEN0 ICNC0 ICES0 ACIC0 CTC0 page 85 0x14 (0x34) TCNT0H Timer/Counter0 Counter Register High Byte page 86 0x13 (0x33) OCR0A Timer/Counter0 Output Compare Register A page 86 0x12 (0x32) OCR0B Timer/Counter0 Output Compare Register B 0x11 (0x31) USIPP EEPROM Data Register page 23 page 86 USIPOS page 139 0x10 (0x30) USIBR USI Buffer Register 0x0F (0x2F) USIDR USI Data Register 0x0E (0x2E) USISR USISIF USIOIF USIPF USIDC USICNT3 USICNT2 USICNT1 USICNT0 page 136 0x0D (0x2D) USICR USISIE USIOIE USIWM1 USIWM0 USICS1 USICS0 USICLK USITC page 137 0x0C (0x2C) GPIOR2 General Purpose I/O Register 2 page 24 0x0B (0x2B) GPIOR1 General Purpose I/O Register 1 page 24 0x0A (0x2A) GPIOR0 General Purpose I/O Register 0 page 24 Notes: page 136 page 135 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written. 2. I/O Registers within the address range 0x00 - 0x1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions. 3. Some of the Status Flags are cleared by writing a logical one to them. Note that, unlike most other AVRs, the CBI and SBI instructions will only operation the specified bit, and can therefore be used on registers containing such Status Flags. The CBI and SBI instructions work with registers 0x00 to 0x1F only. 208 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 25. Register Summary (Continued) Address Name Bit 7 Bit 6 0x09 (0x29) ACSRB HSEL HLEV Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Page ACM2 ACM1 ACM0 page 143 0x08 (0x28) ACSRA ACD ACBG ACO ACI ACIE ACME ACIS1 ACIS0 page 140 0x07 (0x27) ADMUX REFS1 REFS0 ADLAR MUX4 MUX3 MUX2 MUX1 MUX0 page 158 0x06 (0x26) ADCSRA ADEN ADSC ADATE ADIF ADIE ADPS2 ADPS1 ADPS0 page 161 0x05 (0x25) ADCH ADC Data Register High Byte 0x04 (0x24) ADCL ADC Data Register Low Byte 0x03 (0x23) ADCSRB BIN GSEL 0x02 (0x22) DIDR1 ADC10D ADC9D 0x01 (0x21) DIDR0 ADC6D ADC5D ADC4D ADC3D AREFD ADC2D ADC1D ADC0D page 164 0x00 (0x20) TCCR1E - - OC1OE5 OC1OE4 OC1OE3 OC1OE2 OC1OE1 OC1OE0 page 122 Notes: REFS2 ADC8D MUX5 page 162 page 162 ADTS2 ADTS1 ADTS0 ADC7D page 163 page 164 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written. 2. I/O Registers within the address range 0x00 - 0x1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions. 3. Some of the Status Flags are cleared by writing a logical one to them. Note that, unlike most other AVRs, the CBI and SBI instructions will only operation the specified bit, and can therefore be used on registers containing such Status Flags. The CBI and SBI instructions work with registers 0x00 to 0x1F only. 209 7753F-AVR-01/11 26. Instruction Set Summary Mnemonics Operands Description Operation Flags #Clocks ARITHMETIC AND LOGIC INSTRUCTIONS ADD Rd, Rr Add two Registers Rd Rd + Rr Z,C,N,V,H ADC Rd, Rr Add with Carry two Registers Rd Rd + Rr + C Z,C,N,V,H 1 ADIW Rdl,K Add Immediate to Word Rdh:Rdl Rdh:Rdl + K Z,C,N,V,S 2 SUB Rd, Rr Subtract two Registers Rd Rd - Rr Z,C,N,V,H 1 SUBI Rd, K Subtract Constant from Register Rd Rd - K Z,C,N,V,H 1 SBC Rd, Rr Subtract with Carry two Registers Rd Rd - Rr - C Z,C,N,V,H 1 SBCI Rd, K Subtract with Carry Constant from Reg. Rd Rd - K - C Z,C,N,V,H 1 SBIW Rdl,K Subtract Immediate from Word Rdh:Rdl Rdh:Rdl - K Z,C,N,V,S 2 AND Rd, Rr Logical AND Registers Rd Rd * Rr Z,N,V 1 ANDI Rd, K Logical AND Register and Constant Rd Rd * K Z,N,V 1 OR Rd, Rr Logical OR Registers Rd Rd v Rr Z,N,V 1 ORI Rd, K Logical OR Register and Constant Rd Rd v K Z,N,V 1 EOR Rd, Rr Exclusive OR Registers Rd Rd Rr Z,N,V 1 COM Rd One's Complement Rd 0xFF - Rd Z,C,N,V 1 NEG Rd Two's Complement Rd 0x00 - Rd Z,C,N,V,H 1 SBR Rd,K Set Bit(s) in Register Rd Rd v K Z,N,V 1 CBR Rd,K Clear Bit(s) in Register Rd Rd * (0xFF - K) Z,N,V 1 INC Rd Increment Rd Rd + 1 Z,N,V 1 DEC Rd Decrement Rd Rd - 1 Z,N,V 1 TST Rd Test for Zero or Minus Rd Rd * Rd Z,N,V 1 CLR Rd Clear Register Rd Rd Rd Z,N,V 1 SER Rd Set Register Rd 0xFF None 1 Relative Jump PC PC + k + 1 None 2 Indirect Jump to (Z) PC Z None 2 Relative Subroutine Call PC PC + k + 1 None 3 ICALL Indirect Call to (Z) PC Z None 3 RET Subroutine Return PC STACK None 4 RETI Interrupt Return PC STACK I 4 1 BRANCH INSTRUCTIONS RJMP k IJMP RCALL k CPSE Rd,Rr Compare, Skip if Equal if (Rd = Rr) PC PC + 2 or 3 None CP Rd,Rr Compare Rd - Rr Z, N,V,C,H 1 CPC Rd,Rr Compare with Carry Rd - Rr - C Z, N,V,C,H 1 CPI Rd,K Compare Register with Immediate Rd - K Z, N,V,C,H SBRC Rr, b Skip if Bit in Register Cleared if (Rr(b)=0) PC PC + 2 or 3 None 1/2/3 1 1/2/3 SBRS Rr, b Skip if Bit in Register is Set if (Rr(b)=1) PC PC + 2 or 3 None 1/2/3 SBIC P, b Skip if Bit in I/O Register Cleared if (P(b)=0) PC PC + 2 or 3 None 1/2/3 SBIS P, b Skip if Bit in I/O Register is Set if (P(b)=1) PC PC + 2 or 3 None 1/2/3 BRBS s, k Branch if Status Flag Set if (SREG(s) = 1) then PCPC+k + 1 None 1/2 BRBC s, k Branch if Status Flag Cleared if (SREG(s) = 0) then PCPC+k + 1 None 1/2 BREQ k Branch if Equal if (Z = 1) then PC PC + k + 1 None 1/2 BRNE k Branch if Not Equal if (Z = 0) then PC PC + k + 1 None 1/2 BRCS k Branch if Carry Set if (C = 1) then PC PC + k + 1 None 1/2 BRCC k Branch if Carry Cleared if (C = 0) then PC PC + k + 1 None 1/2 BRSH k Branch if Same or Higher if (C = 0) then PC PC + k + 1 None 1/2 BRLO k Branch if Lower if (C = 1) then PC PC + k + 1 None 1/2 BRMI k Branch if Minus if (N = 1) then PC PC + k + 1 None 1/2 BRPL k Branch if Plus if (N = 0) then PC PC + k + 1 None 1/2 BRGE k Branch if Greater or Equal, Signed if (N V= 0) then PC PC + k + 1 None 1/2 BRLT k Branch if Less Than Zero, Signed if (N V= 1) then PC PC + k + 1 None 1/2 BRHS k Branch if Half Carry Flag Set if (H = 1) then PC PC + k + 1 None 1/2 BRHC k Branch if Half Carry Flag Cleared if (H = 0) then PC PC + k + 1 None 1/2 BRTS k Branch if T Flag Set if (T = 1) then PC PC + k + 1 None 1/2 BRTC k Branch if T Flag Cleared if (T = 0) then PC PC + k + 1 None 1/2 BRVS k Branch if Overflow Flag is Set if (V = 1) then PC PC + k + 1 None 1/2 BRVC k Branch if Overflow Flag is Cleared if (V = 0) then PC PC + k + 1 None 1/2 BRIE k Branch if Interrupt Enabled if ( I = 1) then PC PC + k + 1 None 1/2 BRID k Branch if Interrupt Disabled if ( I = 0) then PC PC + k + 1 None 1/2 BIT AND BIT-TEST INSTRUCTIONS SBI P,b Set Bit in I/O Register I/O(P,b) 1 None 2 CBI P,b Clear Bit in I/O Register I/O(P,b) 0 None 2 LSL Rd Logical Shift Left Rd(n+1) Rd(n), Rd(0) 0 Z,C,N,V 1 LSR Rd Logical Shift Right Rd(n) Rd(n+1), Rd(7) 0 Z,C,N,V 1 210 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 26. Instruction Set Summary (Continued) Mnemonics Operands Description Operation Flags #Clocks ROL Rd Rotate Left Through Carry Rd(0)C,Rd(n+1) Rd(n),CRd(7) Z,C,N,V ROR Rd Rotate Right Through Carry Rd(7)C,Rd(n) Rd(n+1),CRd(0) Z,C,N,V 1 1 ASR Rd Arithmetic Shift Right Rd(n) Rd(n+1), n=0..6 Z,C,N,V 1 SWAP Rd Swap Nibbles Rd(3..0)Rd(7..4),Rd(7..4)Rd(3..0) None 1 BSET s Flag Set SREG(s) 1 SREG(s) 1 1 BCLR s Flag Clear SREG(s) 0 SREG(s) BST Rr, b Bit Store from Register to T T Rr(b) T 1 BLD Rd, b Bit load from T to Register Rd(b) T None 1 SEC Set Carry C1 C 1 CLC Clear Carry C0 C 1 SEN Set Negative Flag N1 N 1 CLN Clear Negative Flag N0 N 1 SEZ Set Zero Flag Z1 Z 1 CLZ Clear Zero Flag Z0 Z 1 SEI Global Interrupt Enable I1 I 1 CLI Global Interrupt Disable I0 I 1 SES Set Signed Test Flag S1 S 1 CLS Clear Signed Test Flag S0 S 1 SEV Set Twos Complement Overflow. V1 V 1 CLV Clear Twos Complement Overflow V0 V 1 SET Set T in SREG T1 T 1 CLT Clear T in SREG T0 T 1 SEH CLH Set Half Carry Flag in SREG Clear Half Carry Flag in SREG H1 H0 H H 1 None 1 None 1 1 DATA TRANSFER INSTRUCTIONS MOV Rd, Rr Move Between Registers MOVW Rd, Rr Copy Register Word Rd Rr Rd+1:Rd Rr+1:Rr LDI Rd, K Load Immediate Rd K None 1 LD Rd, X Load Indirect Rd (X) None 2 2 LD Rd, X+ Load Indirect and Post-Inc. Rd (X), X X + 1 None LD Rd, - X Load Indirect and Pre-Dec. X X - 1, Rd (X) None 2 LD Rd, Y Load Indirect Rd (Y) None 2 LD Rd, Y+ Load Indirect and Post-Inc. Rd (Y), Y Y + 1 None 2 LD Rd, - Y Load Indirect and Pre-Dec. Y Y - 1, Rd (Y) None 2 LDD Rd,Y+q Load Indirect with Displacement Rd (Y + q) None 2 2 LD Rd, Z Load Indirect Rd (Z) None LD Rd, Z+ Load Indirect and Post-Inc. Rd (Z), Z Z+1 None 2 LD Rd, -Z Load Indirect and Pre-Dec. Z Z - 1, Rd (Z) None 2 LDD Rd, Z+q Load Indirect with Displacement Rd (Z + q) None 2 LDS Rd, k Load Direct from SRAM Rd (k) None 2 ST X, Rr Store Indirect (X) Rr None 2 ST X+, Rr Store Indirect and Post-Inc. (X) Rr, X X + 1 None 2 ST - X, Rr Store Indirect and Pre-Dec. X X - 1, (X) Rr None 2 ST Y, Rr Store Indirect (Y) Rr None 2 ST Y+, Rr Store Indirect and Post-Inc. (Y) Rr, Y Y + 1 None 2 ST - Y, Rr Store Indirect and Pre-Dec. Y Y - 1, (Y) Rr None 2 STD Y+q,Rr Store Indirect with Displacement (Y + q) Rr None 2 ST Z, Rr Store Indirect (Z) Rr None 2 ST Z+, Rr Store Indirect and Post-Inc. (Z) Rr, Z Z + 1 None 2 ST -Z, Rr Store Indirect and Pre-Dec. Z Z - 1, (Z) Rr None 2 STD Z+q,Rr Store Indirect with Displacement (Z + q) Rr None 2 STS k, Rr Store Direct to SRAM (k) Rr None 2 Load Program Memory R0 (Z) None 3 LPM LPM Rd, Z Load Program Memory Rd (Z) None 3 LPM Rd, Z+ Load Program Memory and Post-Inc Rd (Z), Z Z+1 None 3 Store Program Memory (z) R1:R0 None SPM IN Rd, P In Port Rd P None 1 OUT P, Rr Out Port P Rr None 1 PUSH Rr Push Register on Stack STACK Rr None 2 POP Rd Pop Register from Stack Rd STACK None 2 None 1 MCU CONTROL INSTRUCTIONS NOP No Operation SLEEP Sleep (see specific descr. for Sleep function) None 1 WDR BREAK Watchdog Reset Break (see specific descr. for WDR/Timer) For On-chip Debug Only None None 1 N/A 211 7753F-AVR-01/11 27. Ordering Information Table 27-1. Available Product Offering Ordering Code(2) Speed (MHz)(3) Power Supply (V) Package(1) Operation Range ATtiny261-15SZ 16 2.7 - 5.5 TG Automotive (-40 to +125C) ATtiny261-15MZ 16 2.7 - 5.5 PN Automotive (-40 to +125C) ATtiny261-15XZ 16 2.7 - 5.5 6G Automotive (-40 to +125C) ATtiny261-15MAZ 16 2.7 - 5.5 PC Automotive (-40 to +125C) ATtiny461-15SZ 16 2.7 - 5.5 TG Automotive (-40 to +125C) ATtiny461-15MZ 16 2.7 - 5.5 PN Automotive (-40 to +125C) ATtiny461-15XZ 16 2.7 - 5.5 6G Automotive (-40 to +125C) ATtiny461-15MAZ 16 2.7 - 5.5 PC Automotive (-40 to +125C) ATtiny861-15SZ 16 2.7 - 5.5 TG Automotive (-40 to +125C) ATtiny861-15MZ 16 2.7 - 5.5 PN Automotive (-40 to +125C) ATtiny861-15XZ 16 2.7 - 5.5 6G Automotive (-40 to +125C) ATtiny861-15MAZ 16 2.7 - 5.5 PC Automotive (-40 to +125C) Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities. 2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green. 3. For Speed vs. VCC, see Figure 23.3 on page 190. Package Type PN 32-pad, 5.0x5.0 mm Body, Lead Pitch 0.50 mm, Quad Flat No Lead Package (QFN) TG 20-lead, 0.300" Wide Body Lead, Plastic Gull Wing Small Outline Package (SOIC) 6G 20-lead, 4.4x6.5 mm Body, 0.65 mm Pitch, Lead Length: 0.6 mm Thin Shrink Small Outline Package (TSSOP) PC 20-lead, 4.0x4.0 mm Body, 0.50 mm Pitch, Quad Flat No Lead Package (QFN) 212 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 28. Packaging Information Figure 28-1. PN Drawings not scaled A A3 D A1 N 1 0.30 Dia. Typ. Laser Marking E Seating Plane C 0.080 C Top View L Side View D2 COMMON DIMENSIONS b (Unit of Measure = mm) Option A Pin 1# Chamfer (C 0.30) E2 Option B PIN1 ID 1 Pin 1# Notch (C 0.20 R) See Options A, B e Symbol MIN NOM MAX A 0.80 0.85 0.90 A1 A3 0.00 NOTE 0.05 0.20 REF D/E 5.00 BSC D2/E2 3.00 3.10 3.20 L 0.30 0.40 0.50 b 0.18 0.25 0.30 e 0.50 BSC n 32 2 Bottom View Notes: 1. This drawing is for general information only. Refer to JEDEC Drawing MO-220, Variation VHHD-2, for proper dimensions, tolerances, datums, etc. 2. Dimensions b applies to metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. If the terminal has the optical radius on the other end of the terminal, the dimensions should not be measured in that radius area. 01/31/12 Package Drawing Contact: packagedrawings@atmel.com TITLE GPC DRAWING NO. REV. PN, 32 Leads - 0.50mm Pitch, 5x5mm Very Thin Quad Flat no Lead Package (VQFN) Sawn ZMF PN I 213 7753F-AVR-01/11 Figure 28-2. TG N E B INDEX AREA H 0.25 (0.010) M B M 1 0.356mm (0.014)MIN 0.10 (0.004) B C SEATING PLANE A D h x 45 C D C e A1 0.25 (0.010) M A Q D B AS MM INCH A 2.35 2.65 .093 .104 A1 0.10 0.30 .004 .012 B 0.35 0.49 .014 .019 C 0.23 0.32 .009 .013 D 12.60 13.00 .496 .512 E 7.40 7.60 .291 .299 e 1.27 BSC .050 BSC H 10.00 10.65 .394 .419 0.75 .010 .029 1.27 .016 h 0.25 L 0.40 .050 N 20 20 Q 0 8 09/10/07 TITLE Package Drawing Contact: packagedrawings@atmel.com 214 TG, 20 Lead, 0.300" Body Width Plastic Gull Wing Small outline Package (SOIC) GPC DRAWING NO. REV. TG N ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 Figure 28-3. 6G N E H B INDEX AREA 0.10 ( . 004 ) 0 C L M D A-B D 0.25 ( . 010 ) SEATING PLANE A D D C e Q A1 C A MM INCH A 1.10 .043 A1 0.05 0.15 .002 .006 b 0.19 0.30 .007 .012 C 0.09 0.20 .003 .008 D 6.40 6.60 .252 .260 E 4.30 4.50 .169 .177 e 0.65 BSC .026 BSC H L 6.40 BSC 0.50 N Q 0.70 20 0 ~8 .252 BSC .020 .028 20 0 ~8 20/12/07 TITLE Package Drawing Contact: packagedrawings@atmel.com 6G, 20 Leads - 4.4x6.5mm Body - 0.65mm Pitch - Lead length: 0.6mm THIN SHRINK SMALL OUTLINE GPC DRAWING NO. REV. 6G A 215 7753F-AVR-01/11 Figure 28-4. PC D 0.10 C 1.00 REF 1.00 REF SEATING PLANE 0.08 C C PIN #1 Identifier Laser Marking E 0.15 (4x) J A Top View Side View DRAWINGS NOT SCALED b COMMON DIMENSIONS IN MM SYMBOL MIN. NOM. MAX. A 0.70 0.75 0.80 J 0.00 D/E 3.90 4.00 4.10 D2/E2 2.50 2.60 2.70 E2 e 1 N 0.05 N 20 e 0.50 BSC L 0.35 0.45 0.55 b 0,20 0.25 0.30 Option A NOTES Option B Option C D2 L Bottom View 1 1 See Option A, B, C 1 N N N Pin 1# Chamfer (C 0.30) Pin 1# Notch (0.20 R) Pin 1# Triangle Compliant JEDEC Standard MO-220 Variation WGGD-5 06/25/09 TITLE Package Drawing Contact: packagedrawings@atmel.com 216 PC, 20-Lead - 4.0x4.0mm Body, 0.50mm Pitch Quad Flat No Lead Package (QFN) GPC DRAWING NO. REV. PC I ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 29. Errata 29.1 Errata ATtiny261 The revision letter in this section refers to the revision of the ATtiny261 device. 29.1.1 Rev A Trigger reference levels of the Analog Comparator. 29.2 Errata ATtiny461 The revision letter in this section refers to the revision of the ATtiny461 device. 29.2.1 Rev B Trigger reference levels of the Analog Comparator. 29.3 Errata ATtiny861 The revision letter in this section refers to the revision of the ATtiny861 device. 29.3.1 Rev B Trigger reference levels of the Analog Comparator. 29.4 29.4.1 Errata Description Trigger Reference Levels of the Analog Comparator The Analog Comparator should not used with trigger reference levels of less than 300mV with respect to GND. Problem Fix/Workaround No workaround. 217 7753F-AVR-01/11 30. Revision History 30.1 7753F-AVR-01/11 * Trigger reference levels of the Analog Comparator errata added 30.2 7753E-AVR-06/10 * Ordering Information updated * DC Characteristics table updated 30.3 7753D-AVR-11/09 * Ordering Information updated * QFN pinout added * Internal RC Oscillator Accuracy updated 30.4 7753C-AVR-07/09 * QFN package added * ADC characteristics updated * Temps sensor updated * Typical characteristics updated 30.5 7753B-AVR-08/08 * Added 6G product offering to Ordering Information. 30.6 7753A-AVR-11/07 * First datasheet draft - initial automotive version. Started from industrial datasheet doc2588 rev.B - 01/07 218 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 31. Table of Contents Features ..................................................................................................... 1 1 2 Pin Configurations ................................................................................... 2 1.1 Disclaimer ..........................................................................................................3 1.2 Automotive Quality Grade .................................................................................3 Overview ................................................................................................... 4 2.1 Block Diagram ...................................................................................................4 2.2 Pin Descriptions .................................................................................................5 3 Resources ................................................................................................. 7 4 About Code Examples ............................................................................. 8 5 AVR CPU Core .......................................................................................... 9 6 7 5.1 Overview ............................................................................................................9 5.2 ALU - Arithmetic Logic Unit .............................................................................10 5.3 Status Register ................................................................................................11 5.4 General Purpose Register File ........................................................................12 5.5 Stack Pointer ...................................................................................................13 5.6 Instruction Execution Timing ...........................................................................14 5.7 Reset and Interrupt Handling ...........................................................................15 AVR Memories ........................................................................................ 17 6.1 In-System Re-programmable Flash Program Memory ....................................17 6.2 SRAM Data Memory ........................................................................................17 6.3 EEPROM Data Memory ..................................................................................18 6.4 I/O Memory ......................................................................................................22 6.5 Register Description ........................................................................................22 System Clock and Clock Options ......................................................... 25 7.1 Clock Systems and their Distribution ...............................................................25 7.2 Clock Sources .................................................................................................27 7.3 Default Clock Source .......................................................................................27 7.4 External Clock .................................................................................................27 7.5 High Frequency PLL Clock - PLLCLK .............................................................28 7.6 Calibrated Internal RC Oscillator .....................................................................29 7.7 128 kHz Internal Oscillator ..............................................................................30 7.8 Low-frequency Crystal Oscillator .....................................................................30 219 7753F-AVR-01/11 8 9 7.9 Crystal Oscillator .............................................................................................30 7.10 Clock Output Buffer .........................................................................................32 7.11 System Clock Prescaler ..................................................................................32 7.12 Register Description ........................................................................................32 Power Management and Sleep Modes ................................................. 35 8.1 Sleep Modes ....................................................................................................35 8.2 Idle Mode .........................................................................................................35 8.3 ADC Noise Reduction Mode ............................................................................36 8.4 Power-down Mode ...........................................................................................36 8.5 Standby Mode .................................................................................................36 8.6 Power Reduction Register ...............................................................................36 8.7 Minimizing Power Consumption ......................................................................36 8.8 Register Description ........................................................................................38 System Control and Reset .................................................................... 40 9.1 Internal Voltage Reference ..............................................................................44 9.2 Watchdog Timer ..............................................................................................44 9.3 Timed Sequences for Changing the Configuration of the Watchdog Timer ....45 9.4 Register Description ........................................................................................45 10 Interrupts ................................................................................................ 50 10.1 Interrupt Vectors in ATtiny261/461/861 ...........................................................50 11 External Interrupts ................................................................................. 52 11.1 Register Description ........................................................................................52 12 I/O Ports .................................................................................................. 55 12.1 Overview ..........................................................................................................55 12.2 Ports as General Digital I/O .............................................................................56 12.3 Alternate Port Functions ..................................................................................60 12.4 Register Description ........................................................................................69 13 Timer/Counter0 Prescaler ..................................................................... 70 13.1 Register Description ........................................................................................71 14 Timer/Counter0 ...................................................................................... 73 220 14.1 Features ..........................................................................................................73 14.2 Overview ..........................................................................................................73 14.3 Timer/Counter Clock Sources .........................................................................74 14.4 Counter Unit ....................................................................................................74 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 14.5 Modes of Operation .........................................................................................75 14.6 Input Capture Unit ...........................................................................................77 14.7 Output Compare Unit .......................................................................................78 14.8 Timer/Counter Timing Diagrams .....................................................................79 14.9 Accessing Registers in 16-bit Mode ................................................................81 14.10 Register Description ........................................................................................85 15 Timer/Counter1 Prescaler ..................................................................... 89 15.1 Register Description ........................................................................................90 16 Timer/Counter1 ...................................................................................... 92 16.1 Features ..........................................................................................................92 16.2 Overview ..........................................................................................................92 16.3 Counter Unit ....................................................................................................96 16.4 Output Compare Unit .......................................................................................97 16.5 Dead Time Generator ......................................................................................99 16.6 Compare Match Output Unit ..........................................................................100 16.7 Modes of Operation .......................................................................................102 16.8 Timer/Counter Timing Diagrams ...................................................................109 16.9 Fault Protection Unit ......................................................................................111 16.10 Accessing 10-Bit Registers ............................................................................112 16.11 Register Description ......................................................................................115 17 USI - Universal Serial Interface .......................................................... 128 17.1 Features ........................................................................................................128 17.2 Overview ........................................................................................................128 17.3 Functional Descriptions .................................................................................129 17.4 Alternative USI Usage ...................................................................................135 17.5 Register Descriptions ....................................................................................135 18 AC - Analog Comparator .................................................................... 140 18.1 Register Description ......................................................................................140 18.2 Analog Comparator Multiplexed Input ...........................................................142 19 ADC - Analog to Digital Converter ..................................................... 144 19.1 Features ........................................................................................................144 19.2 Overview ........................................................................................................144 19.3 Operation .......................................................................................................146 19.4 Starting a Conversion ....................................................................................147 221 7753F-AVR-01/11 19.5 Prescaling and Conversion Timing ................................................................148 19.6 Changing Channel or Reference Selection ...................................................151 19.7 ADC Noise Canceler .....................................................................................152 19.8 ADC Conversion Result .................................................................................153 19.9 Temperature Measurement ...........................................................................156 19.10 Register Description ......................................................................................158 20 debugWIRE On-chip Debug System .................................................. 165 20.1 Features ........................................................................................................165 20.2 Overview ........................................................................................................165 20.3 Physical Interface ..........................................................................................165 20.4 Software Break Points ...................................................................................166 20.5 Limitations of debugWIRE .............................................................................166 20.6 Register Description ......................................................................................166 21 Self-Programming the Flash ............................................................... 167 21.1 Performing Page Erase by SPM ....................................................................167 21.2 Filling the Temporary Buffer (Page Loading) .................................................167 21.3 Performing a Page Write ...............................................................................168 21.4 Addressing the Flash During Self-Programming ...........................................168 21.5 Register Description ......................................................................................170 22 Memory Programming ......................................................................... 172 22.1 Program And Data Memory Lock Bits ...........................................................172 22.2 Fuse Bytes .....................................................................................................173 22.3 Signature Bytes .............................................................................................174 22.4 Calibration Byte .............................................................................................174 22.5 Reading the Signature Row from Software ...................................................175 22.6 Page Size ......................................................................................................175 22.7 Parallel Programming Parameters, Pin Mapping, and Commands ...............175 22.8 Parallel Programming ....................................................................................177 22.9 Serial Downloading ........................................................................................184 23 Electrical Characteristics .................................................................... 188 222 23.1 Absolute Maximum Ratings* .........................................................................188 23.2 DC Characteristics .........................................................................................188 23.3 Speed Grades ...............................................................................................190 23.4 Clock Characteristics .....................................................................................190 23.5 System and Reset Characteristics ................................................................191 ATtiny261/ATtiny461/ATtiny861 7753F-AVR-01/11 ATtiny261/ATtiny461/ATtiny861 23.6 ADC Characteristics ......................................................................................192 23.7 Parallel Programming Characteristics ...........................................................195 23.8 Serial Programming Characteristics ..............................................................197 24 Typical Characteristics ........................................................................ 198 24.1 Active Supply Current ....................................................................................198 24.2 Idle Supply Current ........................................................................................199 24.3 Supply Current of I/O modules ......................................................................200 24.4 Power-down Supply Current ..........................................................................201 24.5 Pin Pull-up .....................................................................................................202 24.6 Pin Driver Strength ........................................................................................203 24.7 Pin Threshold and Hysteresis ........................................................................204 24.8 BOD Threshold and Analog Comparator Offset ............................................206 24.9 Internal Oscillator Speed ...............................................................................207 25 Register Summary ............................................................................... 208 26 Instruction Set Summary .................................................................... 210 27 Ordering Information ........................................................................... 212 28 Packaging Information ........................................................................ 213 29 Errata ..................................................................................................... 217 29.1 Errata ATtiny261 ............................................................................................217 29.2 Errata ATtiny461 ............................................................................................217 29.3 Errata ATtiny861 ............................................................................................217 29.4 Errata Description ..........................................................................................217 30 Revision History ................................................................................... 218 30.1 7753D-AVR-11/09 .........................................................................................218 30.2 7753C-AVR-07/09 .........................................................................................218 30.3 7753B-AVR-08/08 .........................................................................................218 30.4 7753A-AVR-11/07 .........................................................................................218 31 Table of Contents ................................................................................. 219 223 7753F-AVR-01/11 Headquarters International Atmel Corporation 2325 Orchard Parkway San Jose, CA 95131 USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600 Atmel Asia Unit 1-5 & 16, 19/F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon Hong Kong Tel: (852) 2245-6100 Fax: (852) 2722-1369 Atmel Europe Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex France Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11 Atmel Japan 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581 Technical Support avr@atmel.com Sales Contact www.atmel.com/contacts Product Contact Web Site www.atmel.com Literature Requests www.atmel.com/literature Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life. (c) 2011 Atmel Corporation. All rights reserved. Atmel(R), Atmel logo and combinations thereof, AVR(R), AVR(R) logo, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others. 7753F-AVR-01/11